首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 31 毫秒
1.
Asymmetrical halo and dual-material gate structure are used in the sub-100 nm surrounding-gate metal oxidesemiconductor field effect transistor (MOSFET) to improve the performance. Using three-region parabolic potential distribution and universal boundary condition, analytical surface potential and threshold voltage models of the novel MOSFET are developed based on the solution of Poisson's equation. The performance of the MOS- FET is examined by the analytical models and the 3D numerical device simulator Davinci. It is shown that the novel MOSFET can suppress short channel effect and improve carrier transport efficiency. The derived analytical models agree well with Davinci.  相似文献   

2.
辛艳辉  袁胜  刘明堂  刘红侠  袁合才 《中国物理 B》2016,25(3):38502-038502
The two-dimensional models for symmetrical double-material double-gate(DM-DG) strained Si(s-Si) metal–oxide semiconductor field effect transistors(MOSFETs) are presented. The surface potential and the surface electric field expressions have been obtained by solving Poisson's equation. The models of threshold voltage and subthreshold current are obtained based on the surface potential expression. The surface potential and the surface electric field are compared with those of single-material double-gate(SM-DG) MOSFETs. The effects of different device parameters on the threshold voltage and the subthreshold current are demonstrated. The analytical models give deep insight into the device parameters design. The analytical results obtained from the proposed models show good matching with the simulation results using DESSIS.  相似文献   

3.
辛艳辉  刘红侠  王树龙  范小娇 《物理学报》2014,63(14):148502-148502
提出了对称三材料双栅应变硅金属氧化物半导体场效应晶体管器件结构,为该器件结构建立了全耗尽条件下的表面势模型、表面场强和阈值电压解析模型,并分析了应变对表面势、表面场强和阈值电压的影响,讨论了三栅长度比率对阈值电压和漏致势垒降低效应的影响,对该结构器件与单材料双栅结构器件的性能进行了对比研究.结果表明,该结构能进一步提高载流子的输运速率,更好地抑制漏致势垒降低效应.适当优化三材料栅的栅长比率,可以增强器件对短沟道效应和漏致势垒降低效应的抑制能力.  相似文献   

4.
In this paper, we have proposed and simulated a new 10-nm Dual-Material Surrounded Gate MOSFETs (DMSG) MOSFETs for nanoscale digital circuit applications. The subthreshold electrical properties such as subthreshold current–voltage characteristics, subthreshold swing factor, threshold voltage and drain induced barrier lowering (DIBL) of the device have been ascertained and mathematical models have been developed. It has been observed that the DM design can effectively suppress short-channel effects as compared to single material gate structure. The proposed analytical expressions are used to formulate the objective functions, which are the pre-requisite of genetic algorithm computation. The problem is then presented as a multi-objective optimization one where the subthreshold electrical parameters are considered simultaneously. Therefore, the proposed technique is used to search of the optimal electrical and geometrical parameters to obtain better electrical performance of the 10-nm-scale transistor. These characteristics make the optimized 10-nm transistors potentially suitable for deep nanoscale logic and memory applications.  相似文献   

5.
为了研究高介电常数(高k)栅介质材料异质栅中绝缘衬底上的硅和金属-氧化物-硅场效应晶体管的短沟道效应,为新结构器件建立了全耗尽条件下表面势和阈值电压的二维解析模型.模型中考虑了各种主要因素的影响,包括不同介电常数材料的影响,栅金属长度及其功函数变化的影响,不同漏电压对短沟道效应的影响.结果表明,沟道表面势中引入了阶梯分布,因此源端电场较强;同时漏电压引起的电势变化可以被屏蔽,抑制短沟道效应.栅介电常数增大,也可以较好的抑制短沟道效应.解析模型与数值模拟软件ISE所得结果高度吻合. 关键词: 异质栅 绝缘衬底上的硅 阈值电压 解析模型  相似文献   

6.
SiC肖特基源漏MOSFET的阈值电压   总被引:1,自引:0,他引:1       下载免费PDF全文
SiC肖特基源漏MOSFET的阈值电压不同于传统的MOSFET的阈值电压.在深入分析工作机理的基础上,利用二维模拟软件ISE提取并分析了器件的阈值电压.对SiC肖特基源漏MOSFET的阈值电压给出物理描述,得出当源极载流子主要以场发射方式进入沟道,同时沟道进入强反型状态,此时的栅电压是该器件的阈值电压. 关键词: 碳化硅 肖特基接触 阈值电压  相似文献   

7.
In this paper the influences of the metal-gate and high-k/SiO 2 /Si stacked structure on the metal-oxide-semiconductor field-effect transistor(MOSFET) are investigated.The flat-band voltage is revised by considering the influences of stacked structure and metal-semiconductor work function fluctuation.The two-dimensional Poisson’s equation of potential distribution is presented.A threshold voltage analytical model for metal-gate/high-k/SiO 2 /Si stacked MOSFETs is developed by solving these Poisson’s equations using the boundary conditions.The model is verified by a two-dimensional device simulator,which provides the basic design guidance for metal-gate/high-k/SiO 2 /Si stacked MOSFETs.  相似文献   

8.
A two-dimensional (2-D) analytical subthreshold model is developed for a graded channel double gate (DG) fully depleted SOI n-MOSFET incorporating a gate misalignment effect. The conformal mapping transformation (CMT) approach has been used to provide an accurate prediction of the surface potential, electric field, threshold voltage and subthreshold behavior of the device, considering the gate misalignment effect to be on both source and drain side. The model is applied to both uniformly doped (UD) and graded channel (GC) DG MOSFETs. The results of an analytical model agree well with 3-D simulated data obtained by ATLAS-3D device simulation software.  相似文献   

9.
马飞  刘红侠  樊继斌  王树龙 《中国物理 B》2012,21(10):107306-107306
In this paper the influences of the metal-gate and high-k/SiO 2 /Si stacked structure on the metal-oxide-semiconductor field-effect transistor(MOSFET) are investigated.The flat-band voltage is revised by considering the influences of stacked structure and metal-semiconductor work function fluctuation.The two-dimensional Poisson's equation of potential distribution is presented.A threshold voltage analytical model for metal-gate/high-k/SiO 2 /Si stacked MOSFETs is developed by solving these Poisson's equations using the boundary conditions.The model is verified by a two-dimensional device simulator,which provides the basic design guidance for metal-gate/high-k/SiO 2 /Si stacked MOSFETs.  相似文献   

10.
In this paper, we study the effects of short channel on double gate MOSFETs. We evaluate the variation of the threshold voltage, the subthreshold slope, the leakage current and the drain-induced barrier lowering when channel length L CH decreases. Furthermore, quantum effects on the performance of DG-MOSFETs are addressed and discussed. We also study the influence of metal gate work function on the performance of nanoscale MOSFETs. We use a self-consistent Poisson-Schrödinger solver in two dimensions over the entire device. A good agreement with numerical simulation results is obtained.  相似文献   

11.
杨媛  高勇  巩鹏亮 《中国物理快报》2008,25(8):3048-3051
A novel fully depleted air A1N silicon-on-insulator (SOD metai-oxide-semiconductor field effect transistor (MOS- FET) is presented, which can eliminate the self-heating effect and solve the problem that the off-state current of SOI MOSFETs increases and the threshold voltage characteristics become worse when employing a high thermal conductivity material as a buried layer. The simulation results reveal that the lattice temperature in normal SOI devices is 75K higher than the atmosphere temperature, while the lattice temperature is just 4 K higher than the atmosphere temperature resulting in less severe self-heating effect in air A1N SOI MOSFETs and A1N SOI MOSFETs. The on-state current of air A1N SOI MOSFETs is similar to the A1N SOI structure, and improves 12.3% more than that of normal SOI MOSFETs. The off-state current of A1N SOI is 6. 7 times of normal SOI MOSFETs, while the counterpart of air A1N SOI MOSFETs is lower than that of SOI MOSFETs by two orders of magnitude. The threshold voltage change of air A1N SOl MOSFETs with different drain voltage is much less than that of A1N SOI devices, when the drain voltage is Mased at 0.8 V, this difference is 28mV, so the threshold voltage change induced by employing high thermal conductivity material is cured.  相似文献   

12.
Using a recursive scattering matrix variant, we examine the effects of discrete dopants on the threshold voltage of ultrasmall fully depleted SOI MOSFETs. We find that more highly doped channels produce more interference than do more lightly doped channels. This causes larger fluctuations in threshold voltage. Further, we find that the location of the channel dopants is quite important in the direction of the threshold voltage shift with dopants occurring closer to the source of the device having a larger impact.  相似文献   

13.
李劲  刘红侠  李斌  曹磊  袁博 《中国物理 B》2010,19(10):107301-107301
Based on the exact resultant solution of two-dimensional Poisson's equation in strained Si and Si1 - XGeX layer, a simple and accurate two-dimensional analytical model including surface channel potential, surface channel electric field, threshold voltage and subthreshold swing for fully depleted gate stack strained Si on silicon-germanium-on-insulator (SGOI) MOSFETs has been developed. The results show that this novel structure can suppress the short channel effects (SCE), the drain-induced barrier-lowering (DIBL) and improve the subthreshold performance in nanoelectronics application. The model is verified by numerical simulation. The model provides the basic designing guidance of gate stack strained Si on SGOI MOSFETs.  相似文献   

14.
李劲  刘红侠  李斌  曹磊  袁博 《中国物理 B》2010,19(10):107302-107302
Based on the exact resultant solution of two-dimensional Poisson’s equation, the novel two-dimensional models, which include surface potential, threshold voltage, subthreshold current and subthreshold swing, have been developed for gate stack symmetrical double-gate strained-Si MOSFETs. The models are verified by numerical simulation. Besides offering the physical insight into device physics, the model provides the basic designing guidance of further immunity of short channel effect of complementary metal-oxide-semiconductor (CMOS)-based device in a nanoscale regime.  相似文献   

15.
In modern deep-submicron devices, for achieving optimum device performance, the doping densities must be quite high. This necessitates a careful treatment of the short- and long-range electron–electron and electron–impurity interactions. We have shown before that by using a corrected Coulomb force, in conjunction with a proper cutoff range, one can properly account for the short-range portion of the force. Our approach naturally incorporates multi-ion contributions, local distortions in the scattering potential due to the movement of the free charges, and carrier-density fluctuations. The doping dependence of the low-field electron mobility obtained from 3D resistor simulations closely followed the experimental results, thus proving the correctness of our approach. Here, we discuss how discrete impurity effects affect the threshold voltage of ultra-small n-channel MOSFETs with gate lengths ranging from 50 to 100 nm. We find that the fluctuations in the threshold voltage increase with increasing the oxide thickness and substrate doping. The averaging effect over the width of the device leads to significantly smaller fluctuations in the threshold voltage for devices with larger gate width. The observed trends are in agreement with the experimental findings.  相似文献   

16.
In this paper, we propose a new Bi Level Fin Field Effect Transistor (BL-FinFET) where the fin regions consist of Bi level. The novel features of the BL-FinFET are simulated and compared with a Conventional FinFET (C-FinFET). The three-dimensional and two-carrier device simulation demonstrate that the application of Bi level to the FinFET structure results in an ideal threshold voltage roll-off, reduced DIBL, excellent behavior in voltage gain at high temperatures and the gate capacitance improvement when compared with the C-FinFET. Also, this paper illustrates the benefits of the high performance BL-FinFET device over the conventional one and expands the application of Silicon on Insulator Metal Oxide Semiconductor Field Effect Transistors (SOI MOSFETs) to high temperature.  相似文献   

17.
李聪  庄奕琪  韩茹  张丽  包军林 《物理学报》2012,61(7):78504-078504
为抑制短沟道效应和热载流子效应, 提出了一种非对称HALO掺杂栅交叠轻掺杂漏围栅MOSFET新结构. 通过在圆柱坐标系中精确求解三段连续的泊松方程, 推导出新结构的沟道静电势、阈值电压以及亚阈值电流的解析模型. 结果表明, 新结构可有效抑制短沟道效应和热载流子效应, 并具有较小的关态电流. 此外, 分析还表明栅交叠区的掺杂浓度对器件的亚阈值电流几乎没有影响, 而栅电极功函数对亚阈值电流的影响较大. 解析模型结果和三维数值仿真工具ISE所得结果高度符合.  相似文献   

18.
马飞  刘红侠  匡潜玮  樊继斌 《中国物理 B》2012,21(5):57304-057304
We investigate the influence of voltage drop across the lightly doped drain(LDD) region and the built-in potential on MOSFETs,and develop a threshold voltage model for high-k gate dielectric MOSFETs with fully overlapped LDD structures by solving the two-dimensional Poisson’s equation in the silicon and gate dielectric layers.The model can predict the fringing-induced barrier lowering effect and the short channel effect.It is also valid for non-LDD MOSFETs.Based on this model,the relationship between threshold voltage roll-off and three parameters,channel length,drain voltage and gate dielectric permittivity,is investigated.Compared with the non-LDD MOSFET,the LDD MOSFET depends slightly on channel length,drain voltage,and gate dielectric permittivity.The model is verified at the end of the paper.  相似文献   

19.
彭超  恩云飞  李斌  雷志锋  张战刚  何玉娟  黄云 《物理学报》2018,67(21):216102-216102
基于60Co γ射线源研究了总剂量辐射对绝缘体上硅(silicon on insulator,SOI)金属氧化物半导体场效应晶体管器件的影响.通过对比不同尺寸器件的辐射响应,分析了导致辐照后器件性能退化的不同机制.实验表明:器件的性能退化来源于辐射增强的寄生效应;浅沟槽隔离(shallow trench isolation,STI)寄生晶体管的开启导致了关态漏电流随总剂量呈指数增加,直到达到饱和;STI氧化层的陷阱电荷共享导致了窄沟道器件的阈值电压漂移,而短沟道器件的阈值电压漂移则来自于背栅阈值耦合;在同一工艺下,尺寸较小的器件对总剂量效应更敏感.探讨了背栅和体区加负偏压对总剂量效应的影响,SOI器件背栅或体区的负偏压可以在一定程度上抑制辐射增强的寄生效应,从而改善辐照后器件的电学特性.  相似文献   

20.
刘红侠  李劲  李斌  曹磊  袁博 《中国物理 B》2011,20(1):17301-017301
This paper develops the simple and accurate two-dimensional analytical models for new asymmetric double-gate fully depleted strained-Si MOSFET. The models mainly include the analytical equations of the surface potential, surface electric field and threshold voltage, which are derived by solving two dimensional Poisson equation in strained-Si layer. The models are verified by numerical simulation. Besides offering the physical insight into device physics in the model, the new structure also provides the basic designing guidance for further immunity of short channel effect and drain-induced barrier-lowering of CMOS-based devices in nanometre scale.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号