首页 | 本学科首页   官方微博 | 高级检索  
     检索      

用于波形数字化的JESD204B高速接口设计
引用本文:郑墁煜,曹平,安琪.用于波形数字化的JESD204B高速接口设计[J].原子核物理评论,2017,34(4):745-754.
作者姓名:郑墁煜  曹平  安琪
作者单位:1.中国科学技术大学核探测与核电子学国家重点实验室, 合肥 230026;
基金项目:国家重点研发计划(2016YFA0401602)
摘    要:随着高速波形数字化技术在核与粒子物理实验中的广泛应用,其对于ADC速度和精度需求日益增大,从而使电子学系统的PCB布局布线更加复杂、成本更高。为了简化设计,降低成本,提出了用于波形数字化的JESD204B的高速接口设计方法,介绍了JESD204B接口的协议及需求,并提出了基于Altera FPGA和专用JESD204B时钟芯片LMK0482x的具体解决方案。测试结果表明,时钟性能优异且JESD204B链路功能正常,系统性能优异,该方法可以实现JESD204B高速接口设计,并应用于波形数字化技术。At present, due to the wide application of nuclear and particle physics experiments in the waveform digitization technology and the increasing demand of high speed and high accuracy for ADC, the PCB layout is more and more complex and the cost is higher. In order to simplify the design and reduce the cost, this paper put forward the scheme of JESD204B high speed interface for the waveform digitization technology in nuclear and particle physics experiments. Firstly the interface protocol and the demand of JESD204B is introduced. Then the solution based on Altera FPGA and special JESD204B clock chip LMK0482x is proposed. The preliminary test results show that the clock performance is excellent and JESD204B link is functioning normally. Moreover, the system has an excellent performance. The scheme can realize the design of JESD204B high speed interface and therefore be applied to the waveform digitization technology.

关 键 词:波形数字化    JESD204B    FPGA    ADC
收稿时间:2017-03-07

Design of JESD204B High Speed Interface for Waveform Digitization
ZHENG Manyu,CAO Ping,AN Qi.Design of JESD204B High Speed Interface for Waveform Digitization[J].Nuclear Physics Review,2017,34(4):745-754.
Authors:ZHENG Manyu  CAO Ping  AN Qi
Institution:1.State Key Laboratory of Particle Detection and Electronics, University of Science and Technology of China, Hefei 230026;2.School of Nuclear Science and Technology, University of Science and Technology of China, Hefei 230026
Abstract:At present, due to the wide application of nuclear and particle physics experiments in the waveform digitization technology and the increasing demand of high speed and high accuracy for ADC, the PCB layout is more and more complex and the cost is higher. In order to simplify the design and reduce the cost, this paper put forward the scheme of JESD204B high speed interface for the waveform digitization technology in nuclear and particle physics experiments. Firstly the interface protocol and the demand of JESD204B is introduced. Then the solution based on Altera FPGA and special JESD204B clock chip LMK0482x is proposed. The preliminary test results show that the clock performance is excellent and JESD204B link is functioning normally. Moreover, the system has an excellent performance. The scheme can realize the design of JESD204B high speed interface and therefore be applied to the waveform digitization technology.
Keywords:waveform digitization  JESD204B  FPGA  ADC
本文献已被 CNKI 等数据库收录!
点击此处可从《原子核物理评论》浏览原始摘要信息
点击此处可从《原子核物理评论》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号