首页 | 本学科首页   官方微博 | 高级检索  
     检索      

一种低成本光接收器的数据恢复电路的设计及FPGA实现
引用本文:宁少春.一种低成本光接收器的数据恢复电路的设计及FPGA实现[J].电子质量,2012(4):26-28.
作者姓名:宁少春
作者单位:重庆邮电大学光电学院,重庆,400065
摘    要:设计了一种利用FPGA的可编程输入延时单元(IDELAY)和锁相环输出同频多相时钟结合的4倍过采样高速时钟数据恢复电路。可在较低频率同步恢复4位并行数据,有效地增大带宽并降低了终端成本,并采用自动检测和判断的方法检测数据跳变边沿,消除了数据毛刺的干扰。

关 键 词:时钟数据恢复  过采样  输入延时单元  现场可编程逻辑阵列

A Low-cost Optical Receiver Data Recovery Circuit Design and FPGA Implementation
Ning Shao-chun.A Low-cost Optical Receiver Data Recovery Circuit Design and FPGA Implementation[J].Electronics Quality,2012(4):26-28.
Authors:Ning Shao-chun
Institution:Ning Shao-chun(School of Optoelectronic Engineering,Chongqing University of Post & Telecommunication,Chongqing 400065)
Abstract:Designed a FPGA programmable input delay unit(IDELAY) and phase-locked loop output combination with the frequency multi-phase clock four times over-sampling of high-speed clock and data recovery circuit.Recovery in the four parallel data at lower frequencies,effectively increase bandwidth and reduce the cost of the terminal,and automatically detect and determine the method detection data transition edge,eliminate the interference of data glitches.
Keywords:clock and data recovery  oversampling  input delay unit  field programmable logic arrays
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号