首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于LFSR优化的BIST低功耗设计
引用本文:谈恩民,王黎.基于LFSR优化的BIST低功耗设计[J].国外电子元器件,2009,17(1):61-63.
作者姓名:谈恩民  王黎
作者单位:桂林电子科技大学;
摘    要:在BIST(内建自测试)过程中,线性反馈移位寄存器作为测试矢量生成器,为保障故障覆盖率,会产生很长的测试矢量,从而消耗了大量功耗。在分析BIST结构和功耗模型的基础上,针对test-per-scan和test-per-clock两大BIST类型,介绍了几种基于LFSR(线性反馈移位寄存器)优化的低功耗BIST测试方法,设计和改进可测性设计电路,研究合理的测试策略和测试矢量生成技术,实现测试低功耗要求。

关 键 词:内建自测试  线性反馈移位寄存器  测试矢量生成  低功耗  可测性设计  

Design of low power consumption of BIST based on optimized LFSR
TAN En-min,WANG Li.Design of low power consumption of BIST based on optimized LFSR[J].International Electronic Elements,2009,17(1):61-63.
Authors:TAN En-min  WANG Li
Institution:Guilin University of Electronic Technology;Guilin 541004;China
Abstract:During the BIST testing,LFSR as the TPG give very long test pattern for guaranteeing the fault coverage which due to a lot of power consumption.After analyzing the BIST structure and power loss model,the paper makes research on the al-gorithm and realization of lower power BIST on base of optimized LFSR aiming at two kinds of BIST architecture: the test-per-clock and test-per-scan.In order to meet testing lower power,the design methods for low power BIST circuit and reason-able test strategy are studied.
Keywords:
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号