首页 | 本学科首页   官方微博 | 高级检索  
     


Amorphous silicon logic integrated circuits
Authors:M. Böhm  S. Salamon  Z. Kiss
Affiliation:(1) Chronar Corp., P.O. Box 177, 08542 Princeton, NJ, USA
Abstract:Amorphous silicon thin-film integrated circuits, with between 4 and 18 transistor functions per chip, have been fabricated on glass substrates. The amorphous silicon and the dielectric layers are deposited by rf glow discharge. The circuits have been designed to realize basic logic functions such as inverters, NAND and NOR gates, and addressable memory cells. For the first time, an amorphous silicon flip flop requiring a supply voltage of only 4.5 V has been manufactured. The logic voltage levels of the flip flop are compatible with standard bipolar TTL circuits. Measurements on an inverter chain show a typical propagation delay time of 70 mgrs and a power-delay-time product of 65 pJ. All of the circuits use n-channel enhancement type load transistors instead of integrated ohmic load resistors. The channel length of the driver transistors is 15 mgrm with a gate source/drain overlap of 7.5 mgrm. Experimental geometry ratios range from beta=2.25 to beta=21. Generally, the driver transistors exhibit on/off ratios greater than 106 for supply voltages smaller than 5 V. At these voltages the measured on-currents per unit channel width are in the order of 5...10nA/mgrm.The influence of the geometry ratio on static inverter characteristic and switching speed is discussed by means of a simple model. Two different manufacturing schemes for the fabrication of the integrated circuits are outlined. Mask layouts and experimental transfer characteristics of several integrated circuits are presented.
Keywords:61.40  85.30  85.60
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号