首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Charge Trapping in Intergrain Regions of Pentacene Thin Film Transistors
Authors:Marta Tello  Marco Chiesa  Claudia M Duffy  Henning Sirringhaus
Institution:Cavendish Laboratory, University of Cambridge JJ Thomson Ave., Cambridge, CB3 0HE (UK)
Abstract:A scanning Kelvin probe microscopy (SKPM) study of the surface potential of vacuum sublimed pentacene transistors under bias stress and its correlation with the film morphology is presented. While for thicker films there are some trapping centers inhomogeneously distributed over the film, as previously reported by other authors, by decreasing the film thickness the effect of thin intergrain regions (IGRs) becomes clear and a very good correlation between the topography and the potential data is observed. It is shown that in the thick pentacene grains the potential is homogeneous and independent of the gate bias applied with negligible charge trapping, while in the thin IGRs the potential varies with the applied gate bias, indicating that only an incomplete accumulation layer can be formed. Clear evidence for preferential charge trapping in the thin IGRs is obtained.
Keywords:Thin films  Charge trapping  Pentacene  Scanning probe microscopy  Transistors
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号