首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Reusing existing resources for testing a multi-processor system-on-chip
Authors:Seung Eun Lee
Institution:1. Dept. of Electronic Engineering , Seoul National University of Science and Technology , Seoul , Korea seung.lee@seoultech.ac.kr
Abstract:In this article, we propose a test strategy for a multi-processor system-on-chip and model the test time for distributed Intellectual Property (IP) cores. The proposed test methodology uses the existing on-chip resources, IP cores and network elements in network-on-chip. The use of embedded IP cores as a built- in self-test (BIST) module completes the test much faster than an external test and provides flexibility in the test program. Moreover, the reuse of the existing network resources as a test media eliminates additional test access mechanism (TAM) wires in the design and increases test parallelism, reducing the area and test time. Based on the proposed test methodology, we evaluate the test time for distributed IP cores. First, we define the model for a distributed IP core with four parameters in the context of test purposes. Next, the required test time is driven. Finally, we show the characteristics of IP cores for a parallel testing that provides useful information for the test scheduling.
Keywords:design for test  network-on-chip  multi-processor SoC
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号