首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Top-gate amorphous IGZO thin-film transistors with a SiO buffer layer inserted between active channel layer and gate insulator
Authors:F Zhou  HP LinL Zhang  J LiXW Zhang  DB YuXY Jiang  ZL Zhang
Institution:a Department of Materials Science, Shanghai University, No.39 Chengzhong Road, Jiading District, Shanghai 200072, China
b Key Laboratory of advanced Display and System Application, Ministry of Education, Shanghai University, Shanghai 200072, China
Abstract:In this paper, top-gate thin-film transistors (TFTs) using amorphous In-Ga-Zn-O as the n-channel active layer and SiO2 as gate insulator were fabricated by radio frequency magnetron sputtering at room temperature. In this device, a SiO layer was used to be a buffer layer between active layer and gate insulator for preventing the damage of the InGaZnO surface by the process of sputtering SiO2 with relatively high sputtering power. The thickness of buffer layers was studied and optimized for enhancing the TFTs performances. Contrasting to the TFTs without buffer layer, the optimized thickness of 10 nm SiO buffer layer improved the top-gate TFTs performances greatly: mobility increases 30%, reached 1.29 cm2/V s, the Ion/Ioff ratio increases 3 orders, and the trap density at the interface of channel/insulator decreases about 1 order, indicated that the improvement of semiconductor/dielectric interface by buffering the sputtering power.
Keywords:Top-gate thin-film transistors  InGaZnO  Buffer layer SiO  RF magnetron sputtering
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号