首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于FPGA的高速Viterbi译码器优化设计和实现
引用本文:傅民仓,冯立杰,李文波.基于FPGA的高速Viterbi译码器优化设计和实现[J].现代电子技术,2006,29(7):52-54.
作者姓名:傅民仓  冯立杰  李文波
作者单位:武警工程学院,陕西,西安,710086
摘    要:卷积码作为信道纠错编码在通信中得到了广泛的应用,而其相应的Viterbi译码器随着约束度N的增大其硬件复杂度成指数增加,硬件复杂度的大小决定译码速度。采用预计算的思想,避免了常规算法中的重复计算;对Viterbi译码器的核心模块ACS进行了优化设计,提出了一种FPGA实现方案,简化了接口电路、提高了速度。

关 键 词:卷积码  Viterbi译码  ACS预计算  FPGA
文章编号:1004-373X(2006)07-052-03
收稿时间:2005-11-16
修稿时间:2005年11月16

Optimal Design and Realization of the High Speed Viterbi Code Converter Based on FPGA
FU Mincang,FENG Lijie,LI Wenbo.Optimal Design and Realization of the High Speed Viterbi Code Converter Based on FPGA[J].Modern Electronic Technique,2006,29(7):52-54.
Authors:FU Mincang  FENG Lijie  LI Wenbo
Abstract:As the channel error correcting code,the convolution code has been extensive used in the communication.However,the hardware complexity of the corresponding Viterbi code converter increases in positive exponent along with the increase of the restrained degree N,while the hardware complexity decides the rate of the decoded operation.According to the thoughts of the predicted calculation which can avoid the repeated calculation in the conventional algorithm,the core module of the Viterbi code converter,ACS is optimized in the article.Moreover,a realized program based on FPGA is put forward,by which the interface circuit is simplified and the rate is increased .
Keywords:convolution code  Viterbi code converter  ACS predicted calculation  FPGA
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号