首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Design of CMOS checkers with improved testability of bridging and transistor stuck-on faults
Authors:C Metra  M Favalli  P Olivo  B Riccò
Institution:(1) D.E.I.S., University of Bologna, Viale Risorgimento 2, 40136 Bologna, Italy
Abstract:This work presents a design technique for CMOS static and dynamic checkers (to be used in self-checking circuits), that allows the detection of all internal single transistor stuck-on and bridging faults causing unacceptable degradations of the circuit dynamic performance (but not logical errors). Such a technique exploits simple voltage detector circuits to make sure that the intermediate faulty voltages inevitably produced by the faults of interest are always propagated at the checker output as logic errors.With the use of our technique, the main disadvantages of static checkers, so far preventing their use in practical applications, are overcome.The method has been applied to the particular case of two-rail (static as well as dynamic) checkers and its validity has been verified by means of electrical level simulations.
Keywords:Bridging fault  checker  CMOS  self-checking circuits  testability
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号