首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Modified signed-digit addition by using binary logic operations and its optoelectronic implementation
Authors:Feng Qian  Guoqiang Li  Hao Ruan  Liren Liu
Institution:Information Optics Laboratory, Shanghai Institute of Optics and Fine Mechanics, Academia Sinica. P.O. Box 800-211, Shanghai 201800, China
Abstract:In this work, a three-step modified signed-digit (MSD) addition by using binary logic operations is proposed. Each input digit is encoded with two binary bits. Through binary logic operations, all of the weight and transfer digits and the final sum digits represented with the same encoding scheme will be generated. The operations can be performed at each digit position in parallel. In our suggested optical arithmetic and logic unit (ALU), a single electron trapping (ET) device is employed to serve as the binary logic device. This technique based on ET logic possesses the advantage of high signal-to-noise ratio (SNR). The optoelectronic system can be constructed in a simple, compact and general-purpose form.
Keywords:Optical computing  Parallel processing  Logic-based optical processing
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号