首页 | 本学科首页   官方微博 | 高级检索  
     检索      


A 14b 100-MS/s Time-Interleaved A/D Converter
Authors:Väinö Hakkarainen  Mikko Aho  Lauri Sumanen  Mikko Waltari  Kari Halonen
Institution:(1) Electronic Circuit Design Laboratory, Helsinki University of Technology, 3000, FIN-02015 HUT, Finland
Abstract:This article presents a 14-bit, 100-MS/s time-interleaved pipeline ADC, which samples input signal from 210-MHz IF-band. Digital self-calibration is employed to compensate gain mismatch and offset between time-interleaved channels as well as mismatches arise from a single ADC channel. A timing skew-insensitive parallel S/H circuit is utilized in order to avoid timing skew between parallel ADC channels. The ADC, fabricated in a 0.35-μm BiCMOS (SiGe) takes an area of 10.2 mm2, reaches an ENOB of 11.4 bits with a 79.9-dB SFDR at 192.5-MHz input and draws 1.4 W from a 3.0-V supply.
Keywords:analog-to-digital conversion  pipeline  BiCMOS  parallel ADC  self-calibration
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号