首页 | 本学科首页   官方微博 | 高级检索  
     检索      

针对任意位的CRC并行化方法及编解码器的实现
引用本文:郑秋华,谢凯年.针对任意位的CRC并行化方法及编解码器的实现[J].信息技术,2007,31(2):43-46.
作者姓名:郑秋华  谢凯年
作者单位:上海交通大学微电子学院,上海,200030
摘    要:介绍了一种基于查表法的针对任意位数据的任意位CRC并行计算的原理及算法,克服了现有的两类CRC并行算法延时大、毛刺多或仅适于2^n位数据的2^n位CRC校验的缺点。该方法使并行CRC校验的传输数据位数与CRC码位数之间的选择更灵活,并且在加速比、功耗和面积等方面具有优势。

关 键 词:任意位  CRC校验码  并行计算  查表
文章编号:1009-2552(2007)02-0043-04
修稿时间:2006-09-05

Implementation of parallel CRC approach of arbitrary bit length and encoder and decoder
ZHENG Qiu-hua,XIE Kai-nian.Implementation of parallel CRC approach of arbitrary bit length and encoder and decoder[J].Information Technology,2007,31(2):43-46.
Authors:ZHENG Qiu-hua  XIE Kai-nian
Institution:School of Microelectronics, Shanghai Jiaotong University, Shanghai 200030, China
Abstract:This paper introduces the principles of a parallel CRC approach that fits arbitrary length of CRC for data with arbitrary width. This arithmetic is meaningful for UART or high speed serial communication like USB, which mostly transfer non -2^n - bit data with non - 2^n - bit CRC. The test result proves that this method takes advantages in the power consumption, speed- up rate and area.
Keywords:arbitrary bit length  CRC checksums  parallel computing  table looking- up
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号