首页 | 本学科首页   官方微博 | 高级检索  
     检索      

逐次逼近型模数转换器中的失配校准技术
引用本文:王沛,龙善丽,吴建辉.逐次逼近型模数转换器中的失配校准技术[J].半导体学报,2007,28(9).
作者姓名:王沛  龙善丽  吴建辉
作者单位:东南大学国家专用集成电路系统工程技术研究中心,南京,210096
摘    要:设计了一种用于逐次逼近型模数转换器中的比较器失调和电容失配自校准电路.通过增加校准周期,该电容自校准结构即可与原电路并行工作,实现高精度与低功耗.校准精度可达14bit.采用该电路设计了一个用于逐次逼近型结构的10bit 3Msps模数转换器单元,该芯片在SMIC 0.18μm 1.8V工艺上实现,总的芯片面积为0.25mm2.芯片实测,在采样频率为1.8MHz,输入320kHz正弦波时,信号噪声失真比为55.9068dB,无杂散动态范围为64.5767dB,总谐波失真为-74.8889dB,功耗为3.1mW.

关 键 词:模数转换器  逐次逼近  自校准技术

Mismatch Calibration Techniques in Successive Approximation Analog-to-Digital Converters
Wang Pei,Long Shanli,Wu Jianhui.Mismatch Calibration Techniques in Successive Approximation Analog-to-Digital Converters[J].Chinese Journal of Semiconductors,2007,28(9).
Authors:Wang Pei  Long Shanli  Wu Jianhui
Abstract:Comparator offset cancellation and capacitor self-calibration techniques used in a successive approximation analog-to-digital converter (SA-ADC) are described. The calibration circuit works in parallel with the SAADC by adding additional calibration clock cycles to pursue high accuracy and low power consumption, and the calibrated resolution can be up to 14bit. This circuit is used in a 10bit 3Msps successive approximation ADC. This chip is realized with an SMIC 0.18μm 1.8V process and occupies 0.25mm2. It consumes 3.1mW when operating at 1.8MHz. The measured SINAD is 55. 9068dB, SFDR is 64. 5767dB, and THD is -74. 8889dB when sampling a 320kHz sine wave.
Keywords:analog-to-digital converter  successive approximation  self-calibration techniques
本文献已被 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号