首页 | 本学科首页   官方微博 | 高级检索  
     


Analysis of BiCMOS buffer for input voltages with finite rise time
Authors:Shayan Zhang Kalkur   T.S.
Affiliation:Adv. Technol. Dev. Lab., Motorola Inc., Austin, TX ;
Abstract:A BiCMOS digital logic gate is analyzed for input voltages with a finite rise or fall time. A new gate delay model to account for the input slope is developed. A set of accurate yet simple closed-form delay expressions are derived for the first time in terms of the input signal slew rate as well as circuit and device parameters. SPICE simulations are used to verify the accuracy of the analytical delay model. The BiCMOS circuit is characterized in terms of the input slew rate, the fan-in, fan-out, and the circuit delay constants. The model can be incorporated in timing simulators and timing analyzers for BiCMOS ULSI circuit design
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号