首页 | 本学科首页   官方微博 | 高级检索  
     检索      


A synthesizable pseudo fractional-N clock generator with improved duty cycle output
Authors:Wei-Bin Yang  Chang-Yo Hsieh
Institution:Tamkang University, Department of Electrical Engineering, 151 Ying-Chuan Road Tamsui, Taipei 25137, Taiwan
Abstract:A proposed synthesizable pseudo fractional-N clock generator with improved duty cycle output is presented by the pseudo fractional-N frequency synthesizer unit for SoC chips and the dynamic frequency scaling applications. The different clock frequencies can be generated by following the design flowchart. It has been fabricated in a 0.13 μm CMOS technology and work with a supply voltage of 1.2 V. According to measured results, the frequency range of the proposed synthesizable pseudo fractional-N clock generator is from 12.5 MHz to 1 GHz and the peak-to-peak jitter is less than 5% of the output period. Duty cycle error rate of the output clock frequency is 1.5% and the measured power dissipation of the pseudo fractional-N frequency synthesizer unit is 146 μW at 304 MHz.
Keywords:Synthesizable  Clock generator  Pseudo fractional-N  Duty cycle
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号