首页 | 本学科首页   官方微博 | 高级检索  
     检索      

一种新型结构的高速时钟数据恢复电路
引用本文:叶国敬,孙曼,郭淦,洪志良.一种新型结构的高速时钟数据恢复电路[J].复旦学报(自然科学版),2006,45(4):542-545.
作者姓名:叶国敬  孙曼  郭淦  洪志良
作者单位:复旦大学,专用集成电路国家重点实验室,上海,200433
基金项目:Intel资助项目,SMIC资助项目
摘    要:针对高速(Gb/s)串行数据通信应用,提出了一种混合结构的高速时钟数据恢复电路.该电路结构结合鉴频器和半速率二进制鉴相器,实现了频率锁定环路和相位恢复环路的同时工作.电路采用1.8 V,0.18μmCMOS工艺流片验证,面积约0.5 mm2,测试结果显示在2 Gb/s伪随机数序列输入情况下,电路能正确恢复出时钟和数据,核心功耗约为53.6 mW,输出驱动电路功耗约64.5 mW,恢复出的时钟抖动峰峰值为45 ps,均方根抖动为9.636 ps.

关 键 词:串行数据通信  时钟数据恢复  鉴频器  半速
文章编号:0427-7104(2006)04-0542-04
收稿时间:2005-04-29
修稿时间:2005-04-29

A New Architecture High Speed Clock and Data Recovery Circuit
YE Guo-jing,SUN Man,GUO Gan,HONG Zhi-liang.A New Architecture High Speed Clock and Data Recovery Circuit[J].Journal of Fudan University(Natural Science),2006,45(4):542-545.
Authors:YE Guo-jing  SUN Man  GUO Gan  HONG Zhi-liang
Abstract:A new hybrid high speed clock and data recovery circuit suitable for the application in Giga bit/s serial data communication is presented. By adopting a frequency detector in parallel with a half-rate bang-bang phase detector, cooperation of the frequency locked loop and the phase locked loop is realized. Implement in a 1.8 V 0.18/an 1P6M standard CMOS process, the area of the circuit is 0.5 mm^2. Test results show that, with a 2 Gb/s PRBS input, the system can recover the data and clock correctly, the core power dissipation is 53.6 mW, the output buffer consumes 64.5 mW. The recovered clock has a 9. 636 ps and 45 ps RMS jitter and peak-peak jitter respectively.
Keywords:serial data communication  clock and data recovery(CDR)  frequency detector  half-rate
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号