首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Electrical characterization of high-k gate dielectrics on semiconductors
Authors:TP Ma
Institution:Department of Electrical Engineering, Yale University, New Haven, CT 06520-8284, United States
Abstract:This paper reviews the following electrical characterization techniques for measuring the microscopic bonding structures, impurities, and electrically active defects in advanced CMOS gate stacks: (1) inelastic electron tunneling spectroscopy (IETS), (2) lateral profiling of threshold voltages, interface-trap density, and oxide charge density distributions along the channel of a MOSFET, and (3) pulse agitated substrate hot electron injection (PASHEI) technique for measuring trapping effects in the gate dielectric at low and modest gate voltages.
Keywords:Electrical characterization  High-k dielectrics  Semiconductors  MOSFET  IETS  Charge pumping  Lateral profiling
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号