首页 | 本学科首页   官方微博 | 高级检索  
     检索      


High performance set associative translation lookaside buffers for low power microprocessors
Authors:Jonathan R Haigh [Author Vitae]  Lawrence T Clark [Author Vitae]
Institution:a Marvell Semiconductor, USA
b Arizona State University, USA
Abstract:A fast low power four-way set-associative translation lookaside buffer (TLB) is proposed. The proposed TLB allows single clock phase accesses at clock frequencies above 1 GHz. Comparisons to a conventional fully associative CAM tagged TLB, which is the type most commonly used in embedded processors, with the same number of entries on a 65 nm low standby power process show that the proposed design has 28% lower delay and up to 50% lower energy delay product. Unlike previous set-associative TLBs, which replicate the TLB to support multiple page sizes, multiple page sizes are supported on a way-by-way basis. Alternative conventional CAM tagged and set-associative TLBs are investigated with regard to access latency, power dissipation and hit rates.
Keywords:Translation lookaside buffer  Content addressable memory  VLSI integrated circuits  Microprocessor  Power dissipation  Register file  Embedded memory
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号