首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Low Power High-Speed Neuron MOS Digital-to-Analog Converters with Minimal Silicon Area
Authors:Arto Rantala  Pekka Kuivalainen  Markku AÅberg
Institution:(1) VTT Electronics, P.O. Box 11012, FIN-02044, Finland
Abstract:Digital-to-analog converts utilizing neuron MOS-transistors were designed. Different DACs were implemented and characterized in order to compare various topologies. Criteria to select structures were low power, fast performance and minimal silicon area. A basic 8-bit version is implemented with only one neuron MOS-transistor and eight capacitors. The silicon area of this D/A converter is only 0.04 mm2 and the power consumption is 8.4 mW with conversion speed of 200 MS/s. An enhanced 8 and 10 bit versions utilizing neuron PMOS transistor and some extra circuitry are also proposed and tested. The silicon area of the enhanced 10 bit circuit is only 0.03mm2 while the performance is as good as in the case of the basic version. The measured differential nonlinearity is 0.38 LSB and integral nonlinearity is 0.55 LSB for the enhanced 10 bit structure.
Keywords:digital-to-analog converter (DAC)  high speed  low power  CMOS process  floating gate
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号