首页 | 本学科首页   官方微博 | 高级检索  
     检索      


45 nm CMOS technology with low temperature selective epitaxy of SiGe
Authors:Naoyoshi Tamura  Yousuke Shimamune
Institution:Advanced Process Development Department, Silicon Technologies Development Laboratories, Fujitsu Laboratories Ltd., 50 Fuchigami, Akiruno, Tokyo 197-0833, Japan
Abstract:This paper describes the advanced embedded silicon germanium (eSiGe) technologies to apply the 45 nm node CMOS fabrication technology. There are three key techniques as follows. The first technique is a low temperature of epitaxial growth at 550 °C to suppress staking faults in eSiGe layer. The second one is a controlling of recess shape for eSiGe. Sigma(Σ)-shaped recess is applied, because the strain force on the channel of MOSFET is increased effectively by narrowing spacing between source and drain. The third one is to apply particular surface cleaning treatment before the epitaxial growth, to get the excellent SiGe crystallinity. We demonstrated the drain current of Ion = 725 μA/μm and Ioff = 100 nA/μm for PMOSFET using above these techniques.
Keywords:61  72  -y  61  72  Ff  78  40  Fy
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号