首页 | 本学科首页   官方微博 | 高级检索  
     检索      


Frequency presetting and phase error detection technique for fast-locking phase-locked loop
Authors:Shao-Ku Kao
Institution:Department of Electrical Engineering and Green Technology Research center, Chang Gung University, Tao-Yuan, Taiwan, ROC
Abstract:A frequency presetting and phase error detection technique for a fast-locking phase-locked loop (PLL) is presented. The frequency difference between the reference clock and the divided VCO output clock is detected by the frequency presetting circuit. The frequency-presetting scheme allows the control voltage to be brought close to the target voltage with small initial frequency error. The phase error detector further reduced the locking speed by increasing the bandwidth of PLL through altering the supply current in the charge pump according to the phase error between the reference clock and the divided VCO output clock. The settling time of PLL can be significantly reduced afterwards. The settling time is reduced by 86%. The proposed PLL has been implemented in a 0.35 μm CMOS process, with a supply voltage of 3.3 V.
Keywords:Fast-lock  Frequency tracking  Phase error detector  Phase-locked loop
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号