首页 | 本学科首页   官方微博 | 高级检索  
     

基于CPLD器件的FIR滤波器的设计
引用本文:韩德红,石新智. 基于CPLD器件的FIR滤波器的设计[J]. 武汉大学学报(理学版), 2004, 50(1): 127-130
作者姓名:韩德红  石新智
作者单位:1. 空军雷达学院,基础部,湖北,武汉,430010
2. 武汉大学,计算机学院,湖北,武汉,430072
基金项目:国家"十五"计划资助项目(2001AA632050)
摘    要:给出了一种适合于用CPLD器件实现有限冲击响应(FIR)滤波器的补码算法.用Lattice公司的ispLS18840器件设计了8阶、11位的线性相位FIR滤波器,并提出了用多片CPLD器件进行扩展设计的方法,实现了更高阶的线性相位FIR滤波器.通过小型乘法查找表和具有超前进位的流水线加法器实现FIR滤波器的设计,提高了工作速度,节约了器件资源,其最高工作频率可达60MHz.在计算机上进行了硬件仿真分析,并将仿真结果与理论计算结果进行了比较.表明该滤波器工作可靠,精度高,具有较好的实用价值.

关 键 词:CPLD器件 FIR滤波器 数字信号处理 在系统可编程逻辑器件 补码算法
文章编号:1671-8836(2004)01-0127-04
修稿时间:2003-03-10

The Design of FIR Filter Based on CPID Devices
HAN De-hong,SHI Xin-zhi. The Design of FIR Filter Based on CPID Devices[J]. JOurnal of Wuhan University:Natural Science Edition, 2004, 50(1): 127-130
Authors:HAN De-hong  SHI Xin-zhi
Affiliation:HAN De-hong~1,SHI Xin-zhi~2
Abstract:the Complement Arithmetic of FIR filter fit with CPLD Devices was given. The 8-tap,11-bit FIR filter with 16-bit output was designed with one lattice ispLSI8840,and the design mathod of more taps FIR filter built with multiple CPLDS are proposed. In order to improve the operating frequency FIR filter and econmize the hardware resources, the design of FIR filter are realized by using lesser look-up-tables(LUT) and carry look-ahead adders with pipelined operation. operating frequency of the filter is up to 60 MHz. Made the simulation by means of computer,and compared the result of simulation with theoretical calculation.The results demonstrate that the filter is reliable and high-precision.
Keywords:DSP(digital signal processing)  FIR Filter  CPLD(complex programmable logic device)  in-system programmable logic device
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号