首页 | 本学科首页   官方微博 | 高级检索  
     检索      


A method for determining the yield of indium bump contacts for integration in hybrid focal plane arrays at room temperature
Institution:1. Laser-Spectroscopy Laboratory, Department of Applied Physics, Delhi Technological University, Bawana Road, Delhi 110042, India;2. Solid State Physics Laboratory, Lucknow Road, Timarpur, Delhi 110054, India;1. School of Sports Science, Hefei Normal University, Hefei 230601, Anhui, China;2. School of Physical Education, Chizhou University, Chizhou 247000, Anhui, China
Abstract:A simple electrical method for determining the yield of indium bump integration between the infrared photosensing chip and the silicon readout chip in hybrid focal plane arrays (FPAs) is proposed. In our case, the IR photosensing chip consists of a 16 × 16 HgCdTe (MCT) photovoltaic (PV) array and the readout chip is a 16 × 16 silicon-CCD multiplexer (MUX). However, the method can be used for even larger array sizes. The method allows one to determine the yield of integration at room temperature. In addition, it does not necessitate the vacuum sealing of hybrid FPA in the dewar and subsequent testing at 77 K for determining this yield. The proposed method essentially verifies the electrical connectivity between the MCT PV diodes and their corresponding input diffusions in the CCD MUX on pixel-to-pixel basis. A simple examination of the readout of the whole array on the oscilloscope at room temperature, initiated at the detector and through CCD MUX is used for determining exactly how many MCT PV diodes have been joined successfully to their corresponding CCD MUX pixels after indium bump integration.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号