首页 | 本学科首页   官方微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   1469198篇
  免费   32039篇
  国内免费   8139篇
化学   629168篇
晶体学   20110篇
力学   73749篇
综合类   102篇
数学   237990篇
物理学   354312篇
无线电   193945篇
  2021年   14670篇
  2020年   17306篇
  2019年   17450篇
  2016年   29241篇
  2015年   21643篇
  2014年   32622篇
  2013年   78350篇
  2012年   37097篇
  2011年   31744篇
  2010年   38260篇
  2009年   43699篇
  2008年   35920篇
  2007年   32349篇
  2006年   40202篇
  2005年   31972篇
  2004年   34026篇
  2003年   32558篇
  2002年   33893篇
  2001年   31682篇
  2000年   29172篇
  1999年   27828篇
  1998年   27027篇
  1997年   26932篇
  1996年   26654篇
  1995年   24496篇
  1994年   23976篇
  1993年   23314篇
  1992年   22632篇
  1991年   22884篇
  1990年   21697篇
  1989年   21370篇
  1988年   20519篇
  1987年   19338篇
  1986年   18118篇
  1985年   24678篇
  1984年   25984篇
  1983年   22024篇
  1982年   23519篇
  1981年   22731篇
  1980年   21987篇
  1979年   21707篇
  1978年   23092篇
  1977年   22625篇
  1976年   22152篇
  1975年   20832篇
  1974年   20428篇
  1973年   20932篇
  1972年   15152篇
  1968年   12906篇
  1967年   12987篇
排序方式: 共有10000条查询结果,搜索用时 881 毫秒
971.
A 2-GHz direct-conversion receiver for wide-band code division multiple access (WCDMA) is presented. It includes two low-noise amplifiers (LNAs), an I/Q demodulator, and two sixth-order baseband channel select filters with programmable gain. Quadrature local oscillator (LO) signals are generated on chip in a frequency divider flip-flop. An external interstage filter between the LNAs rejects transmitter leakage to relax demodulator linearity requirements. A low-voltage demodulator topology improves linearity as well as demodulator output pole accuracy. The active-RC baseband filter uses a programmable servo loop for offset compensation and provides an adjacent channel rejection of 39 dB. Programmable gain over 71-dB range in 1-dB steps is merged with the filter to maximize dynamic range. An automatic on-chip frequency calibration scheme provides better than 1.5% corner frequency accuracy. The receiver is integrated in a 0.13-/spl mu/m CMOS process with metal-insulator-metal (MIM) capacitors. Measured receiver performance includes a 6.5-dB noise figure, IIP2 of +27 dBm, and IIP3 of -8.6 dBm. Power consumption is 45 mW.  相似文献   
972.
Randomized scheduling algorithms for high-aggregate bandwidth switches   总被引:1,自引:0,他引:1  
The aggregate bandwidth of a switch is its port count multiplied by its operating line rate. We consider switches with high-aggregate bandwidths; for example, a 30-port switch operating at 40 Gb/s or a 1000-port switch operating at 1 Gb/s. Designing high-performance schedulers for such switches with input queues is a challenging problem for the following reasons: (1) high performance requires finding good matchings; (2) good matchings take time to find; and (3) in high-aggregate bandwidth switches there is either too little time (due to high line rates) or there is too much work to do (due to a high port count). We exploit the following features of the switching problem to devise simple-to-implement, high-performance schedulers for high-aggregate bandwidth switches: (1) the state of the switch (carried in the lengths of its queues) changes slowly with time, implying that heavy matchings will likely stay heavy over a period of time and (2) observing arriving packets will convey useful information about the state of the switch. The above features are exploited using hardware parallelism and randomization to yield three scheduling algorithms - APSARA, LAURA, and SERENA. These algorithms are shown to achieve 100% throughput and simulations show that their delay performance is quite close to that of the maximum weight matching, even when the traffic is correlated. We also consider the stability property of these algorithms under generic admissible traffic using the fluid-model technique. The main contribution of this paper is a suite of simple to implement, high-performance scheduling algorithms for input-queued switches. We exploit a novel operation, called MERGE, which combines the edges of two matchings to produce a heavier match, and study of the properties of this operation via simulations and theory. The stability proof of the randomized algorithms we present involves a derandomization procedure and uses methods which may have wider applicability.  相似文献   
973.
A component of the Atmospheric Infrared Sounder (AIRS) instrument system is the AIRS/Visible Near InfraRed (Vis/NIR) instrument. With a nadir ground resolution of 2.28 km and four channels, the Vis/NIR instrument provides diagnostic support to the infrared retrievals from the AIRS instrument and several research products, including surface solar flux studies. The AIRS Vis/NIR is composed of three narrowband (channel 1: 0.40-0.44 /spl mu/m; channel 2: 0.58-0.68 /spl mu/m, and channel 3: 0.71-0.92 /spl mu/m) and one broadband (channel 4: 0.49-0.94 /spl mu/m) channel, each a linear detector array of nine pixels. It is calibrated onboard with three tungsten lamps. Vicarious calibrations using ground targets of known reflectance and a cross-calibration with the Moderate Resolution Imaging Spectroradiometer (MODIS) augment the onboard calibration. One of AIRS Vis/NIR's principal supporting functions is the detection of low clouds to flag these conditions for atmospheric temperature retrievals. Once clouds are detected, a cloud height index is obtained based on the ratio (channel 2 - channel 3)/channel 1 that is sensitive to the partitioning of water vapor absorption above and below clouds. The determination of the surface solar radiation flux is principally based on channel 4 broadband measurements and the well-established relationship between top-of-the atmosphere (broadband) radiance and the surface irradiance.  相似文献   
974.
This paper proposes a method for designing a robust full-order observer for vector-controlled induction motors taking core loss into account. Although conventional research focuses on parameter identification, global stability of the identification remains questionable. Therefore, robustness against some parameters is required. This paper describes the design of a robust full-order observer which takes core loss into account, using both the gain-scheduled H/sub /spl infin// control and the linear matrix inequality technique. This design always results in a stable controller. The robustness of the proposed method against variations of resistances is evaluated by experiments.  相似文献   
975.
A redundant multivalued logic is proposed for high-speed communication ICs. In this logic, serial binary data are received and converted into parallel redundant multivalued data. Then they are restored into parallel binary data. Because of the multivalued data conversion, this logic makes it possible to achieve higher operating speeds than that of a conventional binary logic. Using this logic, a 1:4 demultiplexer (DEMUX, serial-parallel converter) IC was fabricated using a 0.18-/spl mu/m CMOS process. The IC achieved an operating speed of 10 Gb/s with a supply voltage of only 1.3 V and with power consumption of 38 mW. This logic may achieve CMOS communication ICs with an operating speed several times greater than 10 Gb/s.  相似文献   
976.
Gate-lag effects are characterized in AlGaAs-GaAs heterostructure field-effect transistors (HFETs) by means of measurements and numerical device simulations. Gate lag increasingly affects device switching at increasing ungated recess extension, suggesting that responsible deep levels be located at the ungated, recess surface of the HFET. Gate lag diminishes by making the off-state gate-source voltage less negative and by increasing the drain bias. Increasing the temperature makes the turn-on transient faster at low drain bias, while slightly delaying it at high drain bias. Numerical device simulations accounting for acceptor-like traps at the ungated surface predict gate-lag phenomena in good agreement with experiments, reproducing correctly the observed bias and temperature dependences. Simulations show that surface states behave, during the turn-on transient, as hole traps capturing holes attracted at the ungated surface by the negative trapped charge.  相似文献   
977.
Lateral scattering of retrograde well implants is shown to have an effect on the threshold voltage of nearby devices. The threshold voltage of both NMOSFETs and PMOSFETs increases in magnitude for conventional retrograde wells, but for triple-well isolated NMOSFETs the threshold voltage decreases for narrow devices near the edge of the well. Electrical data, SIMS, and SUPREM4 simulations are shown that elucidate the phenomenon.  相似文献   
978.
Vector coupled-mode theory of dielectric waveguides   总被引:1,自引:0,他引:1  
A consistent derivation of a system of vector coupled-mode (VCM) equations for parallel dielectric waveguides is presented and compared with earlier versions of the improved coupled-mode theory (ICMT). As a validity test, it is shown that the effectively scalar transverse electric and transverse magnetic (TM) coupled-mode (CM) equations are direct limits of our full VCM formulation. In particular, our formulation does not lead to the fundamental error found with earlier coupled-mode theories (CMTs) in a case of TM fields. Functional equations of our VCMT are consistent with Maxwell's equations and lead to higher precision. They can be applied to complicated arrays of strongly coupled parallel dielectric waveguides with true vectorial behavior.  相似文献   
979.
Per-tone equalization has recently been proposed as an alternative receiver structure for discrete multitone-based systems improving upon the well-known structure based on time-domain equalization. Fast initialization of all the equalizer coefficients has been identified as an open problem. In this letter, a recursive initialization scheme based on recursive least squares with inverse updating is presented for the per-tone equalizers. Simulation results show convergence with an acceptably small number of training symbols. Complexity calculations are made for per-tone equalization and for the case where tones are grouped. It is demonstrated with an example that in the latter case, initialization complexity becomes sufficiently low and comparable to complexity during data transmission.  相似文献   
980.
Reducing CIC filter complexity   总被引:1,自引:0,他引:1  
This paper provides several tricks to reduce the complexity and enhance the usefulness of cascaded integrator-comb (CIC) filters. The first trick shows a way to reduce the number of adders and delay elements in a multi-stage CIC interpolation filter. The result is a multiplierless scheme that performs high-order linear interpolation using CIC filters. The second trick shows a way to eliminate the integrators from CIC decimation filters. The benefit is the elimination of unpleasant data word growth problems.  相似文献   
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号