全文获取类型
收费全文 | 1574368篇 |
免费 | 32290篇 |
国内免费 | 8395篇 |
专业分类
化学 | 695865篇 |
晶体学 | 20476篇 |
力学 | 75669篇 |
综合类 | 106篇 |
数学 | 244275篇 |
物理学 | 380623篇 |
无线电 | 198039篇 |
出版年
2021年 | 14853篇 |
2020年 | 17452篇 |
2019年 | 17593篇 |
2018年 | 15156篇 |
2016年 | 30549篇 |
2015年 | 22009篇 |
2014年 | 32920篇 |
2013年 | 78841篇 |
2012年 | 42621篇 |
2011年 | 41670篇 |
2010年 | 41466篇 |
2009年 | 45890篇 |
2008年 | 44050篇 |
2007年 | 41620篇 |
2006年 | 46597篇 |
2005年 | 39469篇 |
2004年 | 40045篇 |
2003年 | 37249篇 |
2002年 | 37833篇 |
2001年 | 37836篇 |
2000年 | 32961篇 |
1999年 | 29622篇 |
1998年 | 27705篇 |
1997年 | 27474篇 |
1996年 | 27017篇 |
1995年 | 24774篇 |
1994年 | 24264篇 |
1993年 | 23675篇 |
1992年 | 23720篇 |
1991年 | 23845篇 |
1990年 | 22646篇 |
1989年 | 22259篇 |
1988年 | 21460篇 |
1987年 | 20159篇 |
1986年 | 18999篇 |
1985年 | 25464篇 |
1984年 | 26500篇 |
1983年 | 22377篇 |
1982年 | 23744篇 |
1981年 | 22942篇 |
1980年 | 22184篇 |
1979年 | 22199篇 |
1978年 | 23372篇 |
1977年 | 22950篇 |
1976年 | 22554篇 |
1975年 | 21238篇 |
1974年 | 20869篇 |
1973年 | 21325篇 |
1972年 | 15527篇 |
1967年 | 13330篇 |
排序方式: 共有10000条查询结果,搜索用时 31 毫秒
871.
Hasegawa M. Furutani S. Doki S. Okuma S. 《Industrial Electronics, IEEE Transactions on》2003,50(5):912-919
This paper proposes a method for designing a robust full-order observer for vector-controlled induction motors taking core loss into account. Although conventional research focuses on parameter identification, global stability of the identification remains questionable. Therefore, robustness against some parameters is required. This paper describes the design of a robust full-order observer which takes core loss into account, using both the gain-scheduled H/sub /spl infin// control and the linear matrix inequality technique. This design always results in a stable controller. The robustness of the proposed method against variations of resistances is evaluated by experiments. 相似文献
872.
Tanabe A. Nakahara Y. Furukawa A. Mogami T. 《Solid-State Circuits, IEEE Journal of》2003,38(1):107-113
A redundant multivalued logic is proposed for high-speed communication ICs. In this logic, serial binary data are received and converted into parallel redundant multivalued data. Then they are restored into parallel binary data. Because of the multivalued data conversion, this logic makes it possible to achieve higher operating speeds than that of a conventional binary logic. Using this logic, a 1:4 demultiplexer (DEMUX, serial-parallel converter) IC was fabricated using a 0.18-/spl mu/m CMOS process. The IC achieved an operating speed of 10 Gb/s with a supply voltage of only 1.3 V and with power consumption of 38 mW. This logic may achieve CMOS communication ICs with an operating speed several times greater than 10 Gb/s. 相似文献
873.
Experimental and numerical assessment of gate-lag phenomena in AlGaAs-GaAs heterostructure field-effect transistors (FETs) 总被引:1,自引:0,他引:1
Verzellesi G. Mazzanti A. Basile A.F. Boni A. Zanoni E. Canali C. 《Electron Devices, IEEE Transactions on》2003,50(8):1733-1740
Gate-lag effects are characterized in AlGaAs-GaAs heterostructure field-effect transistors (HFETs) by means of measurements and numerical device simulations. Gate lag increasingly affects device switching at increasing ungated recess extension, suggesting that responsible deep levels be located at the ungated, recess surface of the HFET. Gate lag diminishes by making the off-state gate-source voltage less negative and by increasing the drain bias. Increasing the temperature makes the turn-on transient faster at low drain bias, while slightly delaying it at high drain bias. Numerical device simulations accounting for acceptor-like traps at the ungated surface predict gate-lag phenomena in good agreement with experiments, reproducing correctly the observed bias and temperature dependences. Simulations show that surface states behave, during the turn-on transient, as hole traps capturing holes attracted at the ungated surface by the negative trapped charge. 相似文献
874.
Hook T.B. Brown J. Cottrell P. Adler E. Hoyniak D. Johnson J. Mann R. 《Electron Devices, IEEE Transactions on》2003,50(9):1946-1951
Lateral scattering of retrograde well implants is shown to have an effect on the threshold voltage of nearby devices. The threshold voltage of both NMOSFETs and PMOSFETs increases in magnitude for conventional retrograde wells, but for triple-well isolated NMOSFETs the threshold voltage decreases for narrow devices near the edge of the well. Electrical data, SIMS, and SUPREM4 simulations are shown that elucidate the phenomenon. 相似文献
875.
Vector coupled-mode theory of dielectric waveguides 总被引:1,自引:0,他引:1
A consistent derivation of a system of vector coupled-mode (VCM) equations for parallel dielectric waveguides is presented and compared with earlier versions of the improved coupled-mode theory (ICMT). As a validity test, it is shown that the effectively scalar transverse electric and transverse magnetic (TM) coupled-mode (CM) equations are direct limits of our full VCM formulation. In particular, our formulation does not lead to the fundamental error found with earlier coupled-mode theories (CMTs) in a case of TM fields. Functional equations of our VCMT are consistent with Maxwell's equations and lead to higher precision. They can be applied to complicated arrays of strongly coupled parallel dielectric waveguides with true vectorial behavior. 相似文献
876.
Per-tone equalization has recently been proposed as an alternative receiver structure for discrete multitone-based systems improving upon the well-known structure based on time-domain equalization. Fast initialization of all the equalizer coefficients has been identified as an open problem. In this letter, a recursive initialization scheme based on recursive least squares with inverse updating is presented for the per-tone equalizers. Simulation results show convergence with an acceptably small number of training symbols. Complexity calculations are made for per-tone equalization and for the case where tones are grouped. It is demonstrated with an example that in the latter case, initialization complexity becomes sufficiently low and comparable to complexity during data transmission. 相似文献
877.
Reducing CIC filter complexity 总被引:1,自引:0,他引:1
This paper provides several tricks to reduce the complexity and enhance the usefulness of cascaded integrator-comb (CIC) filters. The first trick shows a way to reduce the number of adders and delay elements in a multi-stage CIC interpolation filter. The result is a multiplierless scheme that performs high-order linear interpolation using CIC filters. The second trick shows a way to eliminate the integrators from CIC decimation filters. The benefit is the elimination of unpleasant data word growth problems. 相似文献
878.
W. Shieh R. Hui X. Yi 《Photonics Technology Letters, IEEE》2006,18(10):1122-1124
We perform a systematic measurement of the degree-of-polarization (DOP) and eye-closure penalty for optical signals with orthogonal polarizations. We find that the symmetry of DOP is maintained for the orthogonal polarizations under both first and higher order polarization-mode dispersion (PMD), whereas the symmetry of eye-closure penalty is broken under second-order PMD. An orthogonal polarization pair can have large disparity of eye-closure penalty despite an identical DOP. We also demonstrate a novel approach to estimate the maximum eye-closure penalty asymmetry with three orthogonal polarizations on the Poincare/spl acute/ sphere. 相似文献
879.
A.H. Gnauck S. Chandrasekhar P.J. Winzer 《Photonics Technology Letters, IEEE》2006,18(5):697-699
We experimentally demonstrate a 10.7-Gb/s duobinary transmission system operating over a chromatic-dispersion range of /spl sim/12 000 ps/nm. Heterodyne detection and maximum-likelihood sequence estimation are employed to achieve this result. 相似文献
880.
A common computing-core representation of the discrete cosine transform and discrete sine transform is derived and a reduced-complexity algorithm is developed for computation of the proposed computing-core. A parallel architecture based on the principle of distributed arithmetic is designed further for the computation of these transforms using the common-core algorithm. The proposed scheme not only leads to a systolic-like regular and modular hardware for computing these transforms, but also offers significant improvement in area-time efficiency over the existing structures. The structure proposed here is devoid of complicated input/output mapping and does not involve any complex control. Unlike the convolution-based structures, it does not restrict the transform length to be a prime or multiple of prime and can be utilized as a reusable core for cost-effective, memory-efficient, high-throughput implementation of either of these transforms 相似文献