首页 | 本学科首页   官方微博 | 高级检索  
文章检索
  按 检索   检索词:      
出版年份:   被引次数:   他引次数: 提示:输入*表示无穷大
  收费全文   21篇
  免费   107篇
晶体学   3篇
物理学   125篇
  2022年   3篇
  2021年   2篇
  2019年   1篇
  2018年   4篇
  2017年   6篇
  2016年   5篇
  2015年   7篇
  2014年   8篇
  2013年   9篇
  2012年   26篇
  2011年   10篇
  2010年   14篇
  2009年   11篇
  2008年   5篇
  2007年   1篇
  2006年   7篇
  2005年   1篇
  2004年   1篇
  2003年   1篇
  2002年   1篇
  2001年   1篇
  2000年   1篇
  1999年   2篇
  1997年   1篇
排序方式: 共有128条查询结果,搜索用时 15 毫秒
21.
刘晓贤  朱樟明  杨银堂  丁瑞雪  李跃进 《中国物理 B》2016,25(11):118401-118401
In this paper,ground-signal-ground type through-silicon vias(TSVs) exploiting air gaps as insulation layers are designed,analyzed and simulated for applications in millimeter wave.The compact wideband equivalent-circuit model and passive elements(RLGC) parameters based on the physical parameters are presented with the frequency up to 100 GHz.The parasitic capacitance of TSVs can be approximated as the dielectric capacitance of air gaps when the thickness of air gaps is greater than 0.75 μm.Therefore,the applied voltage of TSVs only needs to achieve the flatband voltage,and there is no need to indicate the threshold voltage.This is due to the small permittivity of air gaps.The proposed model shows good agreement with the simulation results of ADS and Ansoft's HFSS over a wide frequency range.  相似文献   
22.
Chunzao Wang 《中国物理 B》2022,31(4):47304-047304
A lateral insulated gate bipolar transistor (LIGBT) based on silicon-on-insulator (SOI) structure is proposed and investigated. This device features a compound dielectric buried layer (CDBL) and an assistant-depletion trench (ADT). The CDBL is employed to introduce two high electric field peaks that optimize the electric field distributions and that, under the same breakdown voltage (BV) condition, allow the CDBL to acquire a drift region of shorter length and a smaller number of stored carriers. Reducing their numbers helps in fast-switching. Furthermore, the ADT contributes to the rapid extraction of the stored carriers from the drift region as well as the formation of an additional heat-flow channel. The simulation results show that the BV of the proposed LIGBT is increased by 113% compared with the conventional SOI LIGBT of the same length LD. Contrastingly, the length of the drift region of the proposed device (11.2 μ) is about one third that of a traditional device (33 μ) with the same BV of 141 V. Therefore, the turn-off loss (EOFF) of the CDBL SOI LIGBT is decreased by 88.7% compared with a conventional SOI LIGBT when the forward voltage drop (VF) is 1.64 V. Moreover, the short-circuit failure time of the proposed device is 45% longer than that of the conventional SOI LIGBT. Therefor, the proposed CDBL SOI LIGBT exhibits a better VF-EOFF tradeoff and an improved short-circuit robustness.  相似文献   
23.
王宁  董刚  杨银堂  陈斌  王凤娟  张岩 《物理学报》2012,61(1):16802-016802
结合Marom模型与实验数据, 给出了晶粒尺寸与金属薄膜厚度的关系式. 基于已有的理论模型, 针对厚度为10–50 nm Cu薄膜, 考虑到表面散射与晶界散射以及电阻率晶粒尺寸效应, 提出一种简化电阻率解析模型. 结果表明, 在10–20 nm薄膜厚度范围内, 考虑晶粒尺寸效应后的简化模型与现有实验数据符合得更好. 相对于Lim, Wang与Marom模型, 所提模型的相对标准差分别降低74.24%, 54.85%, 78.29%. 关键词: 表面散射 晶界散射 晶粒尺寸效应 平均自由程  相似文献   
24.
王增  董刚  杨银堂  李建伟 《物理学报》2012,61(5):54102-054102
基于非均匀温度分布效应对互连延时的影响, 提出了一种求解互连非均匀温度分布情况下的缓冲器最优尺寸的模型. 给出了非均匀温度分布情况下的RC互连延时解析表达式, 通过引入温度效应消除因子, 得出了最优插入缓冲器尺寸以使互连总延时最优. 针对90 nm和65 nm工艺节点, 对所提模型进行了仿真验证, 结果显示, 相较于以往同类模型, 本文所提模型由于考虑了互连非均匀温度分布效应, 更加准确有效, 且在保证互连延时最优的情况下有效地提高了芯片面积的利用.  相似文献   
25.
钱利波  朱樟明  杨银堂 《物理学报》2012,61(6):68001-068001
硅通孔(TSV)是三维集成电路的一种主流技术.基于TSV寄生参数提取模型,对不同物理尺寸的TSV电阻-电容(RC)参数进行提取,采用Q3D仿真结果验证了模型精度.分析TSVRC效应对片上系统的性能及功耗影响,推导了插入缓冲器的三维互连线延时与功耗的解析模型.在45nm互补金属氧化物半导体工艺下,对不同规模的互连电路进行了比较分析.模拟结果显示,TSVRC效应导致互连延时平均增加10%,互连功耗密度平均提高21%;电路规模越小,TSV影响愈加显著.在三维片上系统前端设计中,包含TSV寄生参数的互连模型将有助于设计者更加精确地预测片上互连性能.  相似文献   
26.
段宝兴  杨银堂  陈敬 《物理学报》2012,61(22):408-414
为了缓解AlGaN/GaNhighelectronmobilitytransistors(HEMT)器件n型GaN缓冲层高的泄漏电流,本文提出了具有氟离子注入新型Al0.25Ga0.75N/GaNHEMT器件新结构.首先分析得出n型GaN缓冲层没有受主型陷阱时,器件输出特性为欧姆特性,这样就从理论和仿真方面解释了文献生长GaN缓冲层掺杂Fe,Mg等离子的原因.利用器件输出特性分别分析了栅边缘有和没有低掺杂漏极时,氟离子分别注入源区、栅极区域和漏区的情况,得出当氟离子注入源区时,形成的受主型陷阱能有效俘获源极发射的电子而减小GaN缓冲层的泄漏电流,击穿电压达到262v通过减小GaN缓冲层体泄漏电流,提高器件击穿电压,设计具有一定输出功率新型A1GaN/GaNHEMT提供了科学依据.  相似文献   
27.
段宝兴  杨银堂 《中国物理 B》2012,21(5):57201-057201
In this paper,two-dimensional electron gas(2DEG) regions in AlGaN/GaN high electron mobility transistors(HEMTs) are realized by doping partial silicon into the AlGaN layer for the first time.A new electric field peak is introduced along the interface between the AlGaN and GaN buffer by the electric field modulation effect due to partial silicon positive charge.The high electric field near the gate for the complete silicon doping structure is effectively decreased,which makes the surface electric field uniform.The high electric field peak near the drain results from the potential difference between the surface and the depletion regions.Simulated breakdown curves that are the same as the test results are obtained for the first time by introducing an acceptor-like trap into the N-type GaN buffer.The proposed structure with partial silicon doping is better than the structure with complete silicon doping and conventional structures with the electric field plate near the drain.The breakdown voltage is improved from 296 V for the conventional structure to 400 V for the proposed one resulting from the uniform surface electric field.  相似文献   
28.
In this paper,two-dimensional electron gas(2DEG) regions in AlGaN/GaN high electron mobility transistors(HEMTs) are realized by doping partial silicon into the AlGaN layer for the first time.A new electric field peak is introduced along the interface between the AlGaN and GaN buffer by the electric field modulation effect due to partial silicon positive charge.The high electric field near the gate for the complete silicon doping structure is effectively decreased,which makes the surface electric field uniform.The high electric field peak near the drain results from the potential difference between the surface and the depletion regions.Simulated breakdown curves that are the same as the test results are obtained for the first time by introducing an acceptor-like trap into the N-type GaN buffer.The proposed structure with partial silicon doping is better than the structure with complete silicon doping and conventional structures with the electric field plate near the drain.The breakdown voltage is improved from 296 V for the conventional structure to 400 V for the proposed one resulting from the uniform surface electric field.  相似文献   
29.
朱樟明  郝报田  杨银堂  李跃进 《中国物理 B》2010,19(12):127805-127805
Interconnect power and repeater area are important in the interconnect optimization of nanometer scale integrated circuits.Based on the RLC interconnect delay model,by wire sizing,wire spacing and adopting low-swing interconnect technology,this paper proposed a power-area optimization model considering delay and bandwidth constraints simultaneously.The optimized model is verified based on 65-nm and 90-nm complementary metal-oxide semiconductor(CMOS) interconnect parameters.The verified results show that averages of 36% of interconnect power and 26% of repeater area can be saved under 65-nm CMOS process.The proposed model is especially suitable for the computer-aided design of nanometer scale systems-on-chip.  相似文献   
30.
高密度等离子体工艺总体模型初探   总被引:1,自引:0,他引:1  
介绍了与高密度等离子体工艺相关的模型和数值模拟方法,即连续流和动力学方法。在漂流-扩散方程的连续流模型和单元粒子/蒙特卡罗碰撞动力学模型的基础上,提出了一个等离子体工艺模型。讨论了对等离子体鞘层、等离子体刻蚀和淀积过程的模拟方法,提出了一个高密度等离子体工艺总体模型的初步方案。  相似文献   
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号