首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到20条相似文献,搜索用时 31 毫秒
1.
This paper investigates gate current through ultra-thin gate oxide of nano-scale metal oxide semiconductor field effect transistors (MOSFETs), using two-dimensional (2D) full-band self-consistent ensemble Monte Carlo method based on solving quantum Boltzmann equation. Direct tunnelling, Fowler--Nordheim tunnelling and thermionic emission currents have been taken into account for the calculation of total gate current. The 2D effect on the gate current is investigated by including the details of the energy distribution for electron tunnelling through the barrier. In order to investigate the properties of nano scale MOSFETs, it is necessary to simulate gate tunnelling current in 2D including non-equilibrium transport.  相似文献   

2.
辛艳辉  刘红侠  王树龙  范小娇 《物理学报》2014,63(24):248502-248502
提出了一种堆叠栅介质对称双栅单Halo应变Si金属氧化物半导体场效应管(metal-oxide semiconductor field effect transistor,MOSFET)新器件结构.采用分区的抛物线电势近似法和通用边界条件求解二维泊松方程,建立了全耗尽条件下的表面势和阈值电压的解析模型.该结构的应变硅沟道有两个掺杂区域,和常规双栅器件(均匀掺杂沟道)比较,沟道表面势呈阶梯电势分布,能进一步提高载流子迁移率;探讨了漏源电压对短沟道效应的影响;分析得到阈值电压随缓冲层Ge组分的提高而降低,随堆叠栅介质高k层介电常数的增大而增大,随源端应变硅沟道掺杂浓度的升高而增大,并解释了其物理机理.分析结果表明:该新结构器件能够更好地减小阈值电压漂移,抑制短沟道效应,为纳米领域MOSFET器件设计提供了指导.  相似文献   

3.
吴歆宇  韩伟华  杨富华 《物理学报》2019,68(8):87301-087301
在小于10 nm的沟道空间中,杂质数目和杂质波动范围变得十分有限,这对器件性能有很大的影响.局域纳米空间中的电离杂质还能够展现出量子点特性,为电荷输运提供两个分立的杂质能级.利用杂质原子作为量子输运构件的硅纳米结构晶体管有望成为未来量子计算电路的基本组成器件.本文结合安德森定域化理论和Hubbard带模型对单个、分立和耦合杂质原子系统中的量子输运特性进行了综述,系统介绍了提升杂质原子晶体管工作温度的方法.  相似文献   

4.
By solving Poisson’s equation in both semiconductor and gate insulator regions in the cylindrical coordinates, an analytical model for a dual-material surrounding-gate (DMSG) metal–oxide semiconductor field-effect transistor (MOSFET) with a high-κ gate dielectric has been developed. Using the derived model, the influences of fringing-induced barrier lowering (FIBL) on surface potential, subthreshold current, DIBL, and subthreshold swing are investigated. It is found that for the same equivalent oxide thickness, the gate insulator with high-κ dielectric degrades the short-channel performance of the DMSG MOSFET. The accuracy of the analytical model is verified by the good agreement of its results with that obtained from the ISE three-dimensional numerical device simulator.  相似文献   

5.
In this paper, a pseudo 2-transistor active pixel sensor (APS) has been designed and fabricated by using an n-well/gate-tied p-channel metal oxide semiconductor field effect transistor (PMOSFET)-type photodetector with built-in transfer gate. The proposed sensor has been fabricated using a 0.35 μm 2-poly 4-metal standard complementary metal oxide semiconductor (CMOS) logic process. The pseudo 2-transistor APS consists of two NMOSFETs and one photodetector which can amplify the generated photocurrent. The area of the pseudo 2-transistor APS is 7.1 × 6.2 μm2. The sensitivity of the proposed pixel is 49 lux/(V·s). By using this pixel, a smaller pixel area and a higher level of sensitivity can be realized when compared with a conventional 3-transistor APS which uses a pn junction photodiode.  相似文献   

6.
王源  张立忠  曹健  陆光易  贾嵩  张兴 《物理学报》2014,63(17):178501-178501
随着器件尺寸的不断减小,集成度的逐步提高,功耗成为了制约集成电路产业界发展的主要问题之一.由于通过引入带带隧穿机理可以实现更小的亚阈值斜率,隧道场效应晶体管(TFET)器件已成为下一代集成电路的最具竞争力的备选器件之一.但是TFET器件更薄的栅氧化层、更短的沟道长度容易使器件局部产生高的电流密度、电场密度和热量,使得其更容易遭受静电放电(ESD)冲击损伤.此外,TFET器件基于带带隧穿机理的全新工作原理也使得其ESD保护设计面临更多挑战.本文采用传输线脉冲的ESD测试方法深入分析了基本TFET器件在ESD冲击下器件开启、维持、泄放和击穿等过程的电流特性和工作机理.在此基础之上,给出了一种改进型TFET抗ESD冲击器件,通过在源端增加N型高掺杂区,有效的调节接触势垒形状,降低隧穿结的宽度,从而获得更好的ESD设计窗口.  相似文献   

7.
郑齐文  崔江维  王汉宁  周航  余徳昭  魏莹  苏丹丹 《物理学报》2016,65(7):76102-076102
对0.18 μm互补金属氧化物半导体(CMOS)工艺的N型金属氧化物半导体场效应晶体管(NMOSFET)及静态随机存储器(SRAM)开展了不同剂量率下的电离总剂量辐照试验研究. 结果表明: 在相同累积剂量, SRAM的低剂量率辐照损伤要略大于高剂量率辐照的损伤, 并且低剂量率辐照损伤要远大于高剂量率辐照加与低剂量率辐照时间相同的室温退火后的损伤. 虽然NMOSFET 低剂量率辐照损伤略小于高剂量率辐照损伤, 但室温退火后, 高剂量率辐照损伤同样要远小于低剂量率辐照损伤. 研究结果表明0.18 μm CMOS工艺器件的辐射损伤不是时间相关效应. 利用数值模拟的方法提出了解释CMOS器件剂量率效应的理论模型.  相似文献   

8.
The effect of high overdrive voltage on the positive bias temperature instability(PBTI)trapping behavior is investigated for GaN metal–insulator–semiconductor high electron mobility transistor(MIS-HEMT)with LPCVD-SiNx gate dielectric.A higher overdrive voltage is more effective to accelerate the electrons trapping process,resulting in a unique trapping behavior,i.e.,a larger threshold voltage shift with a weaker time dependence and a weaker temperature dependence.Combining the degradation of electrical parameters with the frequency–conductance measurements,the unique trapping behavior is ascribed to the defect energy profile inside the gate dielectric changing with stress time,new interface/border traps with a broad distribution above the channel Fermi level are introduced by high overdrive voltage.  相似文献   

9.
冯朝文  蔡理  张立森  杨晓阔  赵晓辉 《物理学报》2010,59(12):8420-8425
利用拟合法简化了单电子晶体管与金属氧化物半导体混合结构器件SETMOS的负微分电阻特性方程,提出了由SETMOS设计多涡卷混沌电路的方法.理论上定性和定量地分析了负微分电阻特性对于多涡卷蔡氏电路平衡点的影响.经研究发现,多涡卷蔡氏电路混沌在非线性函数的各负斜率区中形成径向收缩、轴向拉伸的单向运动,而在各正斜率区中形成径向拉伸、轴向收缩的涡卷运动.这为进一步实现多涡卷电路及研究其复杂动力学行为提供了理论基础.  相似文献   

10.
中带电压法分离栅控横向pnp双极晶体管辐照感生缺   总被引:1,自引:0,他引:1       下载免费PDF全文
席善斌  陆妩  王志宽  任迪远  周东  文林  孙静 《物理学报》2012,61(7):76101-076101
设计并制作了一种新型双极测试结构,即在常规横向pnp双极晶体管基区表面氧化层上淀积一栅电极,通过扫描栅极所加电压,获得漏极(集电极)电流随栅极电压的变化特性,利用中带电压法分离栅控横向pnp双极晶体管 在辐照过程中感生的氧化物陷阱电荷和界面陷阱电荷.本文对设计的晶体管测试结构和采用 的测试方法做了具体介绍.  相似文献   

11.
白玉蓉  徐静平  刘璐  范敏敏  黄勇  程智翔 《物理学报》2014,63(23):237304-237304
通过求解沟道的二维泊松方程得到沟道表面势和沟道反型层电荷, 建立了高k栅介质小尺寸绝缘体上锗(GeOI) p型金属氧化物半导体场效应晶体管(PMOSFET)的漏源电流解析模型. 模型包括了速度饱和效应、迁移率调制效应和沟长调制效应, 同时考虑了栅氧化层和埋氧层与沟道界面处的界面陷阱电荷、氧化层固定电荷对漏源电流的影响. 在饱和区和非饱和区, 漏源电流模拟结果与实验数据符合得较好, 证实了模型的正确性和实用性. 利用建立的漏源电流模型模拟分析了器件主要结构和物理参数对跨导、漏导、截止频率和电压增益的影响, 对GeOI PMOSFET的设计具有一定的指导作用. 关键词: 绝缘体上锗p型金属氧化物半导体场效应晶体管 漏源电流模型 跨导 截止频率  相似文献   

12.
By solving Poisson's equation in both semiconductor and gate insulator regions in the cylindrical coordinates, an analytical model for a dual-material surrounding-gate (DMSG) metal-oxide semiconductor field-effect transistor (MOSFET) with a high-kappa gate dielectric has been developed. Using the derived model, the influences of fringing-induced barrier lowering (FIBL) on surface potential, subthreshold current, DIBL, and subthreshold swing are investigated. It is found that for the same equivalent oxide thickness, the gate insulator with high-kappa dielectric degrades the short-channel performance of the DMSG MOSFET. The accuracy of the analytical model is verified by the good agreement of its results with that obtained from the ISE three-dimensional numerical device simulator.  相似文献   

13.
刘翔宇  胡辉勇  张鹤鸣  宣荣喜  宋建军  舒斌  王斌  王萌 《物理学报》2014,63(23):237302-237302
针对具有poly-Si1-xGex栅的应变SiGe p型金属氧化物半导体场效应晶体管(PMOSFET), 研究了其垂直电势与电场分布, 建立了考虑栅耗尽的poly-Si1-xGex栅情况下该器件的等效栅氧化层厚度模型, 并利用该模型分析了poly-Si1-xGex栅及应变SiGe层中Ge组分对等效氧化层厚度的影响. 研究了应变SiGe PMOSFET热载流子产生的机理及其对器件性能的影响, 以及引起应变SiGe PMOSFET阈值电压漂移的机理, 并建立了该器件阈值电压漂移模型, 揭示了器件阈值电压漂移随电应力施加时间、栅极电压、poly-Si1-xGex栅及应变SiGe层中Ge组分的变化关系. 并在此基础上进行了实验验证, 在电应力施加10000 s时, 阈值电压漂移0.032 V, 与模拟结果基本一致, 为应变SiGe PMOSFET及相关电路的设计与制造提供了重要的理论与实践基础. 关键词: 应变SiGep型金属氧化物半导体场效应晶体管 1-xGex栅')" href="#">poly-Si1-xGex栅 热载流子 阈值电压  相似文献   

14.
胡爱斌  徐秋霞 《中国物理 B》2010,19(5):57302-057302
Ge and Si p-channel metal--oxide--semiconductor field-effect-transistors (p-MOSFETs) with hafnium silicon oxynitride (HfSiON) gate dielectric and tantalum nitride (TaN) metal gate are fabricated. Self-isolated ring-type transistor structures with two masks are employed. W/TaN metal stacks are used as gate electrode and shadow masks of source/drain implantation separately. Capacitance--voltage curve hysteresis of Ge metal--oxide--semiconductor (MOS) capacitors may be caused by charge trapping centres in GeO7340Q, 7325http://cpb.iphy.ac.cn/CN/10.1088/1674-1056/19/5/057302https://cpb.iphy.ac.cn/CN/article/downloadArticleFile.do?attachType=PDF&id=111774Ge substrate, transistor, HfSiON, hole mobilityProject supported by the National Basic Research Program of China (Grant No.~2006CB302704).Ge and Si p-channel metal--oxide--semiconductor field-effect-transistors (p-MOSFETs) with hafnium silicon oxynitride (HfSiON) gate dielectric and tantalum nitride (TaN) metal gate are fabricated. Self-isolated ring-type transistor structures with two masks are employed. W/TaN metal stacks are used as gate electrode and shadow masks of source/drain implantation separately. Capacitance--voltage curve hysteresis of Ge metal--oxide--semiconductor (MOS) capacitors may be caused by charge trapping centres in GeO$_{x}$ ($1Ge;substrate;transistor;HfSiON;hole;mobilityGe and Si p-channel metal-oxide-semiconductor field-effect-transistors(p-MOSFETs) with hafnium silicon oxynitride(HfSiON) gate dielectric and tantalum nitride(TaN) metal gate are fabricated.Self-isolated ring-type transistor structures with two masks are employed.W/TaN metal stacks are used as gate electrode and shadow masks of source/drain implantation separately.Capacitance-voltage curve hysteresis of Ge metal-oxide-semiconductor(MOS) capacitors may be caused by charge trapping centres in GeOx(1 < x < 2).Effective hole mobilities of Ge and Si transistors are extracted by using a channel conductance method.The peak hole mobilities of Si and Ge transistors are 33.4 cm2/(V.s) and 81.0 cm2/(V.s),respectively.Ge transistor has a hole mobility 2.4 times higher than that of Si control sample.  相似文献   

15.
通过建立二维薛定谔方程和泊松方程数值模型,对基于硅量子点浮置栅和硅量子线沟道三栅结构单电子场效应管(FET)存储特性进行了研究.通过在不同尺寸、栅压和不同写入电荷条件下,对硅量子线沟道中电子浓度的二维有限元自洽数值求解,研究了在纳米尺度下硅量子线沟道中量子限制效应和电荷分布对于器件特性的影响.模拟结果发现,沟道的导通阈值电压随着尺寸的缩小而提高,并随浮置栅内存储的电子数目的增加而明显升高.然而,这样的增加趋势在受到纳米尺度沟道中高电荷密度的影响下将出现非线性饱和趋势.进一步研究发现,当沟道尺寸较小时,沟道 关键词: 三栅单电子FET存储器 量子效应 薛定谔方程 泊松方程  相似文献   

16.
A model for the simulation of the electron energy distribution in nanoscale metal–oxide–semiconductor field-effect transistor (MOSFET) devices, using a kinetic simulation technique, is implemented. The convective scheme (CS), a method of characteristics, is an accurate method of solving the Boltzmann transport equation, a nonlinear integrodifferential equation, for the distribution of electrons in a MOSFET device. The method is used to find probabilities for use in an iterative scheme which iterates to find collision rates in cells. The CS is also a novel approach to 2D semiconductor device simulation. The CS has been extended to handle boundary conditions in 2D as well as to calculation of polygon overlap for polygons of more than three sides. Electron energy distributions in the channel of a MOSFET are presented.  相似文献   

17.
Field effect transistors with ferroelectric gates would make ideal rewritable nonvolatile memories were it not for the severe problems in integrating the ferroelectric oxide directly on the semiconductor channel. We propose a powerful way to avoid these problems using a gate material that is ferroelectric and semiconducting simultaneously. First, ferroelectricity in semiconductor (Cd,Zn)Te films is proven and studied using modified piezoforce scanning probe microscopy. Then, a rewritable field effect device is demonstrated by local poling of the (Cd,Zn)Te layer of a (Cd,Zn)Te/CdTe quantum well, provoking a reversible, nonvolatile change in the resistance of the 2D electron gas. The results point to a potential new family of nanoscale one-transistor memories.  相似文献   

18.
宋航  刘杰  陈超  巴龙 《物理学报》2019,68(9):97301-097301
在石墨烯场效应晶体管栅介结构中引入具有良好电容特性或极化特性的材料可改善晶体管性能.本文采用化学气相沉积制备的石墨烯并以PVDF-[EMIM]TF2N离子凝胶薄膜(ion-gel film)作为介质层制备底栅型石墨烯场效应管(graphene-based field effect transistor, GFET),研究其电学特性以及真空环境和温度对GFET性能的影响.结果表明离子凝胶薄膜栅介石墨烯场效应晶体管表现出良好的电学特性,室温空气环境中,与SiO_2栅介GFET相比, ion-gel膜栅介GFET开关比(J_(on)/J_(off))和跨导(g_m)分别提高至6.95和3.68×10~(–2) mS,而狄拉克电压(V_(Dirac))低至1.3 V;真空环境下ion-gel膜栅介GFET狄拉克电压最低可降至0.4 V;随着温度的升高, GFET的跨导最高可提升至6.11×10~(–2) mS.  相似文献   

19.
张现军  杨银堂  段宝兴  陈斌  柴常春  宋坤 《中国物理 B》2012,21(1):17201-017201
A new 4H silicon carbide metal semiconductor field-effect transistor (4H-SiC MESFET) structure with a buffer layer between the gate and the channel layer is proposed in this paper for high power microwave applications. The physics-based analytical models for calculating the performance of the proposed device are obtained by solving one- and two-dimensional Poisson's equations. In the models, we take into account not only two regions under the gate but also a third high field region between the gate and the drain which is usually omitted. The direct-current and the alternating-current performances for the proposed 4H-SiC MESFET with a buffer layer of 0.2 μ m are calculated. The calculated results are in good agreement with the experimental data. The current is larger than that of the conventional structure. The cutoff frequency (fT) and the maximum oscillation frequency (fmax) are 20.4 GHz and 101.6 GHz, respectively, which are higher than 7.8 GHz and 45.3 GHz of the conventional structure. Therefore, the proposed 4H-SiC MESFET structure has better power and microwave performances than the conventional structure.  相似文献   

20.
We have fabricated a 32 × 32 silicon on insulator (SOI) complementary metal oxide semiconductor (CMOS) active pixel image sensor with a pinned photodiode on a handle wafer. The structure of one pixel is a four-transistor type active pixel sensor (APS) which consists of a reset and a source follower transistor on a seed wafer, and is comprised of a photodiode, a transfer gate, and a floating diffusion on the handle wafer. The photodiode could be optimized for better quantum efficiency and low dark currents because its process on the handle wafer is independent of that of transistors on a seed wafer. Most of the wavelengths are absorbed within the visible range, because the optimized photodiode is located on the handle wafer. The image has been captured by the fabricated 32 × 32 SOI CMOS image sensor with array pixels, vertical scanner, horizontal scanner, and delta-difference sampling circuit.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号