首页 | 本学科首页   官方微博 | 高级检索  
     检索      

BEPCII直线加速器数字延时触发器的设计与实现
引用本文:杨静,曹建社,杜垚垚,汪林,马宇飞,张醒儿,叶强,麻惠洲,魏书军,岳军会,随艳峰.BEPCII直线加速器数字延时触发器的设计与实现[J].强激光与粒子束,2020,32(7):074001-1-074001-6.
作者姓名:杨静  曹建社  杜垚垚  汪林  马宇飞  张醒儿  叶强  麻惠洲  魏书军  岳军会  随艳峰
作者单位:中国科学院高能物理研究所,北京 100049;中国科学院大学,北京 100049;中国科学院高能物理研究所,北京 100049
基金项目:中国科学院青年创新促进会基金项目(2016011)
摘    要:针对北京正负电子对撞机II期(BEPC II)直线加速器升级改造过程中束流位置探测器(BPM)电子学对外部触发信号的需求,设计了一台高精度延时控制、上升时间短和参数灵活调节的数字延时触发器。采用FPGA(现场可编程门阵列)作为主控制器展开设计,重点介绍了基于FPGA的边沿检测模块和多通道延时处理模块的设计与仿真,描述了FPGA和驱动电路的设计方案以及在直线加速器上的应用。经测试,延时可调范围4 ns^4μs,最小步进4 ns,步进误差0.125%;上升时间2 ns,延时抖动135.4 ps。

关 键 词:直线加速器  现场可编程门阵列  可调延时  上升时间  多路扇出  驱动电路
收稿时间:2020-01-15

Design and implementation of digital delay and pulse generator of BEPC II linear accelerator
Institution:1.Institute of High Energy Physics, Chinese Academy of Sciences, Beijing 100049, China2.University of Chinese Academy of Sciences, Beijing 100049, China
Abstract:A digital delay and pulse generator with high precision delay control, short rise time and flexible parameter adjustment is designed to meet the needs of BPM electronics for external trigger signals in the process of upgrading the BEPC II linear accelerator. An FPGA is used as the main controller. This paper mainly introduces the design principle and simulation results of edge detection module and multi-channel delay processing module based on FPGA software platform, and describes the design of FPGA and drive circuit, and its application in linear accelerator. The test results show that the output pulse of the digital delay generator has an adjustable delay range of 4 ns~4 μs, a minimum step of 4 ns, an adjustable error of 0.125%, a rise time of 2 ns, and a delay jitter of 135.4 ps.
Keywords:
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《强激光与粒子束》浏览原始摘要信息
点击此处可从《强激光与粒子束》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号