首页 | 本学科首页   官方微博 | 高级检索  
     检索      


A hardware-friendly arithmetic method and efficient implementations for designing digital fuzzy adders
Authors:Keivan Navi  Akbar DoostareganMohammad Hossein Moaiyeri  Omid Hashemipour
Institution:a Faculty of Electrical and Computer Engineering, Shahid Beheshti University, G. C., Tehran, Iran
b Microelectronics Laboratory, Shahid Beheshti University, G. C., Tehran, Iran
Abstract:A new hardware-friendly mathematical method for realizing low-complexity universal Adder cells as well as its efficient hardware implementations is proposed in this paper. This method can be used in binary logic, Multiple-Valued Logic (MVL) and specifically digital fuzzy systems. The proposed mathematical method can be implemented in both voltage and current modes. The voltage-mode hardware implementation is very simple and is based on input capacitors and MVL or analog inverters and buffers. In addition, the current-mode hardware implementation leads to simple and efficient structures for digital fuzzy systems. Simulations are carried out for ternary logic as well as for digital fuzzy logic with high precision by using 180 nm standard CMOS technology and at 1.8 V supply voltage. Simulation results demonstrate that the proposed designs have excellent functionality and are very suitable for implementing MVL and fuzzy arithmetic circuits.
Keywords:Full Adder  Digital fuzzy sets  Fuzzy hardware  Multiple-Valued Logic (MVL)  Radix-r
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号