首页 | 本学科首页   官方微博 | 高级检索  
     


Partial-SOI high voltage P-channel LDMOS with interface accumulation holes
Authors:Wu Li-Juan  Hu Sheng-Dong  Luo Xiao-Rong  Zhang Bo  Li Zhao-Ji
Affiliation:State Key Laboratory of Electronic Thin Films and Integrated Devices, University of Electronic Science and Technology of China, Chengdu 610054, China; College of Communication Engineering, Chengdu University of Information Technology, Chengdu 610225, China; College of Communication Engineering, Chongqing University, Chongqing 400044, China 
Abstract:A new partial SOI (silion-on-insulator) (PSOI) high voltage P-channel LDMOS (lateral double-diffused metal-oxide semiconductor) with an interface hole islands (HI) layer is proposed and its breakdown characteristics are investigated theoretically. A high concentration of charges accumulate on the interface, whose density changes with the negative drain voltage, which increase the electric field (EI) in the dielectric buried oxide layer (BOX) and modulate the electric field in drift region . This results in the enhancement of the breakdown voltage (BV). The values of EI and BV of an HI PSOI with a 2-μm thick SOI layer over a 1-μm thick buried layer are 580V/μm and -582 V, respectively, compared with 81.5 V/μm and -123 V of a conventional PSOI. Furthermore, the Si window also alleviates the self-heating effect (SHE). Moreover, in comparison with the conventional device, the proposed device exhibits low on-resistance.
Keywords:interface charges  breakdown voltage  partial-SOI  accumulation holes  self-heating effect
本文献已被 维普 等数据库收录!
点击此处可从《中国物理 B》浏览原始摘要信息
点击此处可从《中国物理 B》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号