Hardware acceleration of image recognition through a visual cortex model |
| |
Authors: | Kenneth L. Rice Tarek M. Taha Christopher N. Vutsinas |
| |
Affiliation: | aDepartment of Electrical and Computer Engineering, Clemson University, Clemson, SC 29634, USA |
| |
Abstract: | Recent findings in neuroscience have led to the development of several new models describing the processes in the neocortex. These models excel at cognitive applications such as image analysis and movement control. This paper presents a hardware architecture to speed up image content recognition through a recently proposed model of the visual cortex. The system is based on a set of parallel computation nodes implemented in an FPGA. The design was optimized for hardware by reducing the data storage requirements, and removing the need for multiplies and divides. The reconfigurable logic hardware implementation running at 121 MHz provided a speedup of 148 times over a 2 GHz AMD Opteron processor. The results indicate the feasibility of specialized hardware to accelerate larger biological scale implementations of the model. |
| |
Keywords: | Hardware Image recognition |
本文献已被 ScienceDirect 等数据库收录! |