首页 | 本学科首页   官方微博 | 高级检索  
相似文献
 共查询到19条相似文献,搜索用时 62 毫秒
1.
李劲  刘红侠  李斌  曹磊  袁博 《中国物理 B》2010,19(10):107301-107301
Based on the exact resultant solution of two-dimensional Poisson's equation in strained Si and Si1 - XGeX layer, a simple and accurate two-dimensional analytical model including surface channel potential, surface channel electric field, threshold voltage and subthreshold swing for fully depleted gate stack strained Si on silicon-germanium-on-insulator (SGOI) MOSFETs has been developed. The results show that this novel structure can suppress the short channel effects (SCE), the drain-induced barrier-lowering (DIBL) and improve the subthreshold performance in nanoelectronics application. The model is verified by numerical simulation. The model provides the basic designing guidance of gate stack strained Si on SGOI MOSFETs.  相似文献   

2.
马飞  刘红侠  匡潜玮  樊继斌 《中国物理 B》2012,21(5):57304-057304
We investigate the influence of voltage drop across the lightly doped drain(LDD) region and the built-in potential on MOSFETs,and develop a threshold voltage model for high-k gate dielectric MOSFETs with fully overlapped LDD structures by solving the two-dimensional Poisson’s equation in the silicon and gate dielectric layers.The model can predict the fringing-induced barrier lowering effect and the short channel effect.It is also valid for non-LDD MOSFETs.Based on this model,the relationship between threshold voltage roll-off and three parameters,channel length,drain voltage and gate dielectric permittivity,is investigated.Compared with the non-LDD MOSFET,the LDD MOSFET depends slightly on channel length,drain voltage,and gate dielectric permittivity.The model is verified at the end of the paper.  相似文献   

3.
马飞  刘红侠  匡潜玮  樊继斌 《中国物理 B》2012,21(5):57305-057305
The fringing-induced barrier lowering(FIBL) effect of sub-100 nm MOSFETs with high-k gate dielectrics is investigated using a two-dimensional device simulator.An equivalent capacitance theory is proposed to explain the physics mechanism of the FIBL effect.The FIBL effect is enhanced and the short channel performance is degraded with increasing capacitance.Based on equivalent capacitance theory,the influences of channel length,junction depth,gate/lightly doped drain(LDD) overlap length,spacer material and spacer width on FIBL is thoroughly investigated.A stack gate dielectric is presented to suppress the FIBL effect.  相似文献   

4.
曹全君  张义门  贾立新 《中国物理 B》2009,18(10):4456-4459
Based on an analytical solution of the two-dimensional Poisson equation in the subthreshold region, this paper investigates the behavior of DIBL (drain induced barrier lowering) effect for short channel 4H--SiC metal semiconductor field effect transistors (MESFETs). An accurate analytical model of threshold voltage shift for the asymmetric short channel 4H--SiC MESFET is presented and thus verified. According to the presented model, it analyses the threshold voltage for short channel device on the L/a (channel length/channel depth) ratio, drain applied voltage VDS and channel doping concentration ND, thus providing a good basis for the design and modelling of short channel 4H--SiC MESFETs device.  相似文献   

5.
In the system with two two-level ions confined in a linear trap, this paper presents a simple scheme to realize the quantum phase gate (QPG) and the swap gate beyond the Lamb--Dicke (LD) limit. These two-qubit quantum logic gates only involve the internal states of two trapped ions. The scheme does not use the vibrational mode as the data bus and only requires a single resonant interaction of the ions with the lasers. Neither the LD approximation nor the auxiliary atomic level is needed in the proposed scheme. Thus the scheme is simple and the interaction time is very short, which is important in view of decoherence. The experimental feasibility for achieving this scheme is also discussed.  相似文献   

6.
AlGaN/GaN high-electron-mobility transistors(HEMTs)with postpassivation plasma treatment are demonstrated and investigated for the first time.The results show that postpassivation plasma treatment can reduce the gate leakage and enhance the drain current.Comparing with the conventional devices,the gate leakage of Al Ga N/Ga N HEMTs with postpassivation plasma decreases greatly while the drain current increases.Capacitance-voltage measurement and frequencydependent conductance method are used to study the surface and interface traps.The mechanism analysis indicates that the surface traps in the access region can be reduced by postpassivation plasma treatment and thus suppress the effect of virtual gate,which can explain the improvement of DC characteristics of devices.Moreover,the density and time constant of interface traps under the gate are extracted and analyzed.  相似文献   

7.
A new analytical model to describe the drain-induced barrier lowering(DIBL) effect has been obtained by solving the two-dimensional(2D) Poisson’s equation for the dual-channel 4H-SiC MESFET(DCFET).Using this analytical model,we calculate the threshold voltage shift and the sub-threshold slope factor of the DCFET,which characterize the DIBL effect.The results show that they are significantly dependent on the drain bias,gate length as well as the thickness and doping concentration of the two channel layers.Based on this analytical model,the structure parameters of the DCFET have been optimized in order to suppress the DIBL effect and improve the performance.  相似文献   

8.
Based on the elastic trap-assisted tunneling mechanism in high-κgate stacks,a quantum percolation tunneling current 1/fγ noise model is proposed by incorporating quantum tunneling theory into the quantum percolation model.We conclude that the noise amplitude of the PSD(Power Spectral Density)for three stages,namely the fresh device,one-layer BD(breakdown),and two-layer BD,increases from 10-22→10-14→10-8 A2/Hz.Meanwhile,the noise exponent γ for the three stages,has the 1/f2type(γ→2),1/fγ type(γ→1~2),and 1/f type(γ→1),respectively.The simulation results are in good agreement with the experimental results.This model reasonably interprets the correlation between the bi-layer breakdown and the tunneling 1/fγ noise amplitude dependence and 1/fγ noise exponent dependence.These results provide a theoretical basis for the high-κ gate stacks bi-layer breakdown noise characterization methods.  相似文献   

9.
The electric gating on the transport properties of two-dimensional electron gas(2DEG) at the interface of LaAlO3/SrTiO3(LAO/STO) heterostructure has attracted great research interest due to its potential application in fieldeffect devices. Most of previous works of gate effect were focused on the LAO/STO heterostructure containing only one conductive interface. Here, we systematically investigated the gate effect on high-quality LAO/STO superlattices(SLs)fabricated on the TiO2-terminated(001) STO substrates. In addition to the good metallicity of all SLs, we found that there are two types of charge carriers, the majority carriers and the minority carriers, coexisting in the SLs. The sheet resistance of the SLs with a fixed thickness of the LAO layer increases monotonically as the thickness of the STO layer increases. This is derived from the dependence of the minority carrier density on the thickness of STO. Unlike the LAO/STO heterostructure in which minority and majority carriers are simultaneously modulated by the gate effect, the minority carriers in the SLs can be tuned more significantly by the electric gating while the density of majority carriers is almost invariable. Thus, we consider that the minority carriers may mainly exist in the first interface near the STO substrate that is more sensitive to the back-gate voltage, and the majority carriers exist in the post-deposited STO layers. The SL structure provides the space separation for the multichannel conduction in the 2 DEG, which opens an avenue for the design of field-effect devices based on LAO/STO heterostructure.  相似文献   

10.
罗杰馨  陈静  周建华  伍青青  柴展  余涛  王曦 《中国物理 B》2012,21(5):56602-056602
The hysteresis effect in the output characteristics, originating from the floating body effect, has been measured in partially depleted (PD) silicon-on-insulator (SOI) MOSFETs at different back-gate biases. ID hysteresis has been developed to clarify the hysteresis characteristics. The fabricated devices show the positive and negative peaks in the ID hysteresis. The experimental results show that the ID hysteresis is sensitive to the back gate bias in 0.13-μm PD SOI MOSFETs and does not vary monotonously with the back-gate bias. Based on the steady-state Shockley--Read--Hall (SRH) recombination theory, we have successfully interpreted the impact of the back-gate bias on the hysteresis effect in PD SOI MOSFETs.  相似文献   

11.
辛艳辉  刘红侠  王树龙  范小娇 《物理学报》2014,63(14):148502-148502
提出了对称三材料双栅应变硅金属氧化物半导体场效应晶体管器件结构,为该器件结构建立了全耗尽条件下的表面势模型、表面场强和阈值电压解析模型,并分析了应变对表面势、表面场强和阈值电压的影响,讨论了三栅长度比率对阈值电压和漏致势垒降低效应的影响,对该结构器件与单材料双栅结构器件的性能进行了对比研究.结果表明,该结构能进一步提高载流子的输运速率,更好地抑制漏致势垒降低效应.适当优化三材料栅的栅长比率,可以增强器件对短沟道效应和漏致势垒降低效应的抑制能力.  相似文献   

12.
辛艳辉  刘红侠  范小娇  卓青青 《物理学报》2013,62(15):158502-158502
为了进一步提高深亚微米SOI (Silicon-On-Insulator) MOSFET (Metal-Oxide Semiconductor Field Effect Transistor) 的电流驱动能力, 抑制短沟道效应和漏致势垒降低效应, 提出了非对称Halo异质栅应变Si SOI MOSFET. 在沟道源端一侧引入高掺杂Halo结构, 栅极由不同功函数的两种材料组成. 考虑新器件结构特点和应变的影响, 修正了平带电压和内建电势. 为新结构器件建立了全耗尽条件下的表面势和阈值电压二维解析模型. 模型详细分析了应变对表面势、表面场强、阈值电压的影响, 考虑了金属栅长度及功函数差变化的影响. 研究结果表明,提出的新器件结构能进一步提高电流驱动能力, 抑制短沟道效应和抑制漏致势垒降低效应, 为新器件物理参数设计提供了重要参考. 关键词: 非对称Halo 异质栅 应变Si 短沟道效应  相似文献   

13.
辛艳辉  袁胜  刘明堂  刘红侠  袁合才 《中国物理 B》2016,25(3):38502-038502
The two-dimensional models for symmetrical double-material double-gate(DM-DG) strained Si(s-Si) metal–oxide semiconductor field effect transistors(MOSFETs) are presented. The surface potential and the surface electric field expressions have been obtained by solving Poisson's equation. The models of threshold voltage and subthreshold current are obtained based on the surface potential expression. The surface potential and the surface electric field are compared with those of single-material double-gate(SM-DG) MOSFETs. The effects of different device parameters on the threshold voltage and the subthreshold current are demonstrated. The analytical models give deep insight into the device parameters design. The analytical results obtained from the proposed models show good matching with the simulation results using DESSIS.  相似文献   

14.
结合应变硅金属氧化物半导体场效应管(MOSFET)结构,通过求解二维泊松方程,得到了应变Si沟道的电势分布,并据此建立了短沟道应变硅NMOSFET的阈值电压模型.依据计算结果,详细分析了弛豫Si1-βGeβ中锗组分β、沟道长度、漏电压、衬底掺杂浓度以及沟道掺杂浓度对阈值电压的影响,从而得到漏致势垒降低效应对小尺寸应变硅器件阈值电压的影响,对应变硅器件以及电路的设计具有重要的参考价值. 关键词: 应变硅金属氧化物半导体场效应管 漏致势垒降低 二维泊松方程 阈值电压模型  相似文献   

15.
王斌  张鹤鸣  胡辉勇  张玉明  宋建军  周春宇  李妤晨 《物理学报》2013,62(21):218502-218502
结合了“栅极工程”和“应变工程”二者的优点, 异质多晶SiGe栅应变Si MOSFET, 通过沿沟道方向使用不同功函数的多晶SiGe材料, 在应变的基础上进一步提高了MOSFET的性能. 本文结合其结构模型, 以应变Si NMOSFET为例, 建立了强反型时的准二维表面势模型, 并进一步获得了其阈值电压模型以及沟道电流的物理模型. 应用MATLAB对该器件模型进行了分析, 讨论了异质多晶SiGe栅功函数及栅长度、衬底SiGe中Ge组分等参数对器件阈值电压、沟道电流的影响, 获得了最优化的异质栅结构. 模型所得结果与仿真结果及相关文献给出的结论一致, 证明了该模型的正确性. 该研究为异质多晶SiGe栅应变Si MOSFET的设计制造提供了有价值的参考. 关键词: 异质多晶SiGe栅 应变Si NMOSFET 表面势 沟道电流  相似文献   

16.
辛艳辉  刘红侠  王树龙  范小娇 《物理学报》2014,63(24):248502-248502
提出了一种堆叠栅介质对称双栅单Halo应变Si金属氧化物半导体场效应管(metal-oxide semiconductor field effect transistor,MOSFET)新器件结构.采用分区的抛物线电势近似法和通用边界条件求解二维泊松方程,建立了全耗尽条件下的表面势和阈值电压的解析模型.该结构的应变硅沟道有两个掺杂区域,和常规双栅器件(均匀掺杂沟道)比较,沟道表面势呈阶梯电势分布,能进一步提高载流子迁移率;探讨了漏源电压对短沟道效应的影响;分析得到阈值电压随缓冲层Ge组分的提高而降低,随堆叠栅介质高k层介电常数的增大而增大,随源端应变硅沟道掺杂浓度的升高而增大,并解释了其物理机理.分析结果表明:该新结构器件能够更好地减小阈值电压漂移,抑制短沟道效应,为纳米领域MOSFET器件设计提供了指导.  相似文献   

17.
In this paper, a new nanoscale graded channel gate stack (GCGS) double-gate (DG) MOSFET structure and its 2-D analytical model have been proposed, investigated and expected to suppress the short-channel-effects (SCEs) and improve the subthreshold performances for nanoelectronics applications. The model predicts a shift, increasing potential barrier, in the surface potential profile along the channel, which ensures a reduced threshold voltage roll-off and DIBL effects. In the proposed structure, the subthreshold current and subthreshold swing characteristics are greatly improved in comparison with the conventional DG MOSFETs. The developed approaches are verified and validated by the good agreement found with the numerical simulation. (GCGS) DG MOSFET can alleviate the critical problem and further improve the immunity of SCEs of CMOS-based devices in the nanoscale regime.  相似文献   

18.
辛艳辉  刘红侠  范小娇  卓青青 《物理学报》2013,62(10):108501-108501
为了改善金属氧化物半导体场效应管(MOSFET) 的短沟道效应(SCE)、 漏致势垒降低(DIBL) 效应, 提高电流的驱动能力, 提出了单Halo 全耗尽应变硅绝缘体 (SOI) MOSFET 结构, 该结构结合了应变Si, 峰值掺杂Halo结构, SOI 三者的优点. 通过求解二维泊松方程, 建立了全耗尽器件表面势和阈值电压的解析模型. 模型中分析了弛豫层中的Ge组分对表面势、表面场强和阈值电压的影响, 不同漏电压对表面势的影响, Halo 掺杂对阈值电压和DIBL的影响.结果表明, 该新结构能够抑制SCE和DIBL效应, 提高载流子的输运效率. 关键词: 应变Si 阈值电压 短沟道效应 漏致势垒降低  相似文献   

19.
刘红侠  李劲  李斌  曹磊  袁博 《中国物理 B》2011,20(1):17301-017301
This paper develops the simple and accurate two-dimensional analytical models for new asymmetric double-gate fully depleted strained-Si MOSFET. The models mainly include the analytical equations of the surface potential, surface electric field and threshold voltage, which are derived by solving two dimensional Poisson equation in strained-Si layer. The models are verified by numerical simulation. Besides offering the physical insight into device physics in the model, the new structure also provides the basic designing guidance for further immunity of short channel effect and drain-induced barrier-lowering of CMOS-based devices in nanometre scale.  相似文献   

设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号